{"title":"用Verilog HDL对加法器设计进行建模和比较","authors":"D. J. Jackson, S.J. Hannah","doi":"10.1109/SSST.1993.522812","DOIUrl":null,"url":null,"abstract":"The authors address various forms of adder design commonly encountered in microprocessor design and describe the process of modeling these designs at the gate level using the Verilog hardware description language (HDL). Design and simulation parameters examined in a comparative analysis include design complexity, simulation time, propagation delay effects in adder design, and proper integration of a Verilog based adder description into a complete microprocessor design. Specific adder designs examined include: ripple carry (RC), carry lookahead (CLA), hybrid RC-CLA, single stage carry skip, and carry select adders.","PeriodicalId":260036,"journal":{"name":"1993 (25th) Southeastern Symposium on System Theory","volume":"78 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1993-03-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"35","resultStr":"{\"title\":\"Modelling and comparison of adder designs with Verilog HDL\",\"authors\":\"D. J. Jackson, S.J. Hannah\",\"doi\":\"10.1109/SSST.1993.522812\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The authors address various forms of adder design commonly encountered in microprocessor design and describe the process of modeling these designs at the gate level using the Verilog hardware description language (HDL). Design and simulation parameters examined in a comparative analysis include design complexity, simulation time, propagation delay effects in adder design, and proper integration of a Verilog based adder description into a complete microprocessor design. Specific adder designs examined include: ripple carry (RC), carry lookahead (CLA), hybrid RC-CLA, single stage carry skip, and carry select adders.\",\"PeriodicalId\":260036,\"journal\":{\"name\":\"1993 (25th) Southeastern Symposium on System Theory\",\"volume\":\"78 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1993-03-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"35\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"1993 (25th) Southeastern Symposium on System Theory\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SSST.1993.522812\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"1993 (25th) Southeastern Symposium on System Theory","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SSST.1993.522812","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Modelling and comparison of adder designs with Verilog HDL
The authors address various forms of adder design commonly encountered in microprocessor design and describe the process of modeling these designs at the gate level using the Verilog hardware description language (HDL). Design and simulation parameters examined in a comparative analysis include design complexity, simulation time, propagation delay effects in adder design, and proper integration of a Verilog based adder description into a complete microprocessor design. Specific adder designs examined include: ripple carry (RC), carry lookahead (CLA), hybrid RC-CLA, single stage carry skip, and carry select adders.