ahb -主控制器正式符合性验证

N. Lãm, N. D. Minh
{"title":"ahb -主控制器正式符合性验证","authors":"N. Lãm, N. D. Minh","doi":"10.1109/CCE.2014.6916727","DOIUrl":null,"url":null,"abstract":"In this paper, we use the monitor method to develop a verification intellectual property (VIP) core for Advanced Microcontroller Bus Architecture Advance High-performance Bus (AMBA AHB) compliance verification. The VIP is formulated using System Verilog with assertions, so that it can be used in a simulation-based as well as in formal-based verification methodology. The formal interval property intuitive industrial languages such as Interval Property Language (ITL) and System Verilog Assertion are used to formulate the property set. The Advanced Microcontroller Bus Architecture (AMBA) is an on-chip communications standard for designing highperformance embedded microcontrollers. The operations of based AHB checking (IPC) technique is used to formally verify that the operations of two AHB master controllers comply with the standard. We were able to detect some errors in the AHB master controller.","PeriodicalId":377853,"journal":{"name":"2014 IEEE Fifth International Conference on Communications and Electronics (ICCE)","volume":"51 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-10-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"AHB-master controller formal compliance verification\",\"authors\":\"N. Lãm, N. D. Minh\",\"doi\":\"10.1109/CCE.2014.6916727\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we use the monitor method to develop a verification intellectual property (VIP) core for Advanced Microcontroller Bus Architecture Advance High-performance Bus (AMBA AHB) compliance verification. The VIP is formulated using System Verilog with assertions, so that it can be used in a simulation-based as well as in formal-based verification methodology. The formal interval property intuitive industrial languages such as Interval Property Language (ITL) and System Verilog Assertion are used to formulate the property set. The Advanced Microcontroller Bus Architecture (AMBA) is an on-chip communications standard for designing highperformance embedded microcontrollers. The operations of based AHB checking (IPC) technique is used to formally verify that the operations of two AHB master controllers comply with the standard. We were able to detect some errors in the AHB master controller.\",\"PeriodicalId\":377853,\"journal\":{\"name\":\"2014 IEEE Fifth International Conference on Communications and Electronics (ICCE)\",\"volume\":\"51 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-10-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 IEEE Fifth International Conference on Communications and Electronics (ICCE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CCE.2014.6916727\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 IEEE Fifth International Conference on Communications and Electronics (ICCE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CCE.2014.6916727","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文采用监控方法开发了一种高级微控制器总线体系结构高级高性能总线(AMBA AHB)合规性验证的验证知识产权(VIP)核。VIP是使用带有断言的System Verilog来制定的,因此它既可以用于基于模拟的验证方法,也可以用于基于形式的验证方法。使用区间属性语言(ITL)和系统Verilog断言等正式的区间属性直观工业语言来表述属性集。高级微控制器总线架构(AMBA)是设计高性能嵌入式微控制器的片上通信标准。采用基于AHB检查(IPC)技术对两个AHB主控制器的操作是否符合标准进行形式化验证。我们能够在AHB主控制器中检测到一些错误。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
AHB-master controller formal compliance verification
In this paper, we use the monitor method to develop a verification intellectual property (VIP) core for Advanced Microcontroller Bus Architecture Advance High-performance Bus (AMBA AHB) compliance verification. The VIP is formulated using System Verilog with assertions, so that it can be used in a simulation-based as well as in formal-based verification methodology. The formal interval property intuitive industrial languages such as Interval Property Language (ITL) and System Verilog Assertion are used to formulate the property set. The Advanced Microcontroller Bus Architecture (AMBA) is an on-chip communications standard for designing highperformance embedded microcontrollers. The operations of based AHB checking (IPC) technique is used to formally verify that the operations of two AHB master controllers comply with the standard. We were able to detect some errors in the AHB master controller.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信