M. A. Benkechkache, S. Latreche, S. Labiod, G. Betta, L. Pancheri
{"title":"硅通孔的电建模及其对CMOS电路的影响:环形振荡器","authors":"M. A. Benkechkache, S. Latreche, S. Labiod, G. Betta, L. Pancheri","doi":"10.1109/EITECH.2017.8255279","DOIUrl":null,"url":null,"abstract":"The astonishing evolution in microelectronic systems pushes the conventional 2D technology to its ultimate limits in terms of both performance and functionality while reducing power and cost criteria. To overcome such challenges, using 3D integration with Through Silicon Vias (TSVs) interconnects, seems to be as a good candidate for the assembly of multilayers into a single stack. Therefore, in this work, we report on the evaluation of the impact of TSV interconnects on the electrical performance of CMOS circuits, particularly the CMOS ring oscillator, by means of SPICE-like simulations. To this purpose, an analytical model is used, which is able to describe the behavior of TSVs and ring oscillator in a circuit level and other phenomena such as the substrate coupling. This study is made in order to optimize the performance of a ring oscillator with the presence of 3D-TSV interconnects as a function of different technological parameters. The analytical approach has proved its effectiveness to perform rapid and reliable simulations to investigate the substrate coupling induced by the TSV on a commonly used CMOS circuits such as the ring oscillator.","PeriodicalId":447139,"journal":{"name":"2017 International Conference on Electrical and Information Technologies (ICEIT)","volume":"90 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Electrical modelling of Through Silicon Vias (TSVs) and their impact on a CMOS circuit: Ring oscillator\",\"authors\":\"M. A. Benkechkache, S. Latreche, S. Labiod, G. Betta, L. Pancheri\",\"doi\":\"10.1109/EITECH.2017.8255279\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The astonishing evolution in microelectronic systems pushes the conventional 2D technology to its ultimate limits in terms of both performance and functionality while reducing power and cost criteria. To overcome such challenges, using 3D integration with Through Silicon Vias (TSVs) interconnects, seems to be as a good candidate for the assembly of multilayers into a single stack. Therefore, in this work, we report on the evaluation of the impact of TSV interconnects on the electrical performance of CMOS circuits, particularly the CMOS ring oscillator, by means of SPICE-like simulations. To this purpose, an analytical model is used, which is able to describe the behavior of TSVs and ring oscillator in a circuit level and other phenomena such as the substrate coupling. This study is made in order to optimize the performance of a ring oscillator with the presence of 3D-TSV interconnects as a function of different technological parameters. The analytical approach has proved its effectiveness to perform rapid and reliable simulations to investigate the substrate coupling induced by the TSV on a commonly used CMOS circuits such as the ring oscillator.\",\"PeriodicalId\":447139,\"journal\":{\"name\":\"2017 International Conference on Electrical and Information Technologies (ICEIT)\",\"volume\":\"90 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 International Conference on Electrical and Information Technologies (ICEIT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EITECH.2017.8255279\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Conference on Electrical and Information Technologies (ICEIT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EITECH.2017.8255279","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Electrical modelling of Through Silicon Vias (TSVs) and their impact on a CMOS circuit: Ring oscillator
The astonishing evolution in microelectronic systems pushes the conventional 2D technology to its ultimate limits in terms of both performance and functionality while reducing power and cost criteria. To overcome such challenges, using 3D integration with Through Silicon Vias (TSVs) interconnects, seems to be as a good candidate for the assembly of multilayers into a single stack. Therefore, in this work, we report on the evaluation of the impact of TSV interconnects on the electrical performance of CMOS circuits, particularly the CMOS ring oscillator, by means of SPICE-like simulations. To this purpose, an analytical model is used, which is able to describe the behavior of TSVs and ring oscillator in a circuit level and other phenomena such as the substrate coupling. This study is made in order to optimize the performance of a ring oscillator with the presence of 3D-TSV interconnects as a function of different technological parameters. The analytical approach has proved its effectiveness to perform rapid and reliable simulations to investigate the substrate coupling induced by the TSV on a commonly used CMOS circuits such as the ring oscillator.