采用自举技术设计低漏电电路

V. Sharma
{"title":"采用自举技术设计低漏电电路","authors":"V. Sharma","doi":"10.1109/ICSCN.2017.8085677","DOIUrl":null,"url":null,"abstract":"Leakage power dissipation is drastically increasing with the scaling of the each new technology node. The number of gates per chip has increased for improving the performance of the circuits, rise in operating frequency and many more has resulted in greater leakage power dissipation. That demands low power integrated circuits (ICs). In this paper, bootstrapping technique has been used so as to overcome the leakage power dissipation. 4:1 multiplexer is designed by using bootstrapping technique at 32nm technology node and the results are obtained using Silvaco's tools. The leakage power result obtained had been taken at different voltages (1V, 0.8V, 0.6V, 0.4V) for checking the effect of voltage scaling.","PeriodicalId":383458,"journal":{"name":"2017 Fourth International Conference on Signal Processing, Communication and Networking (ICSCN)","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Low leakage circuit design using bootstrap technique\",\"authors\":\"V. Sharma\",\"doi\":\"10.1109/ICSCN.2017.8085677\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Leakage power dissipation is drastically increasing with the scaling of the each new technology node. The number of gates per chip has increased for improving the performance of the circuits, rise in operating frequency and many more has resulted in greater leakage power dissipation. That demands low power integrated circuits (ICs). In this paper, bootstrapping technique has been used so as to overcome the leakage power dissipation. 4:1 multiplexer is designed by using bootstrapping technique at 32nm technology node and the results are obtained using Silvaco's tools. The leakage power result obtained had been taken at different voltages (1V, 0.8V, 0.6V, 0.4V) for checking the effect of voltage scaling.\",\"PeriodicalId\":383458,\"journal\":{\"name\":\"2017 Fourth International Conference on Signal Processing, Communication and Networking (ICSCN)\",\"volume\":\"26 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-03-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 Fourth International Conference on Signal Processing, Communication and Networking (ICSCN)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICSCN.2017.8085677\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 Fourth International Conference on Signal Processing, Communication and Networking (ICSCN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICSCN.2017.8085677","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

随着每个新技术节点的扩展,泄漏功耗急剧增加。为了提高电路的性能,每个芯片的门的数量增加了,工作频率的上升和更多的导致了更大的泄漏功耗。这就需要低功耗集成电路(ic)。本文采用自举技术来克服泄漏功率损耗。在32nm技术节点上采用自启动技术设计了4:1多路复用器,并使用Silvaco的工具获得了结果。在不同电压(1V、0.8V、0.6V、0.4V)下取漏功率结果,检验电压刻度的效果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Low leakage circuit design using bootstrap technique
Leakage power dissipation is drastically increasing with the scaling of the each new technology node. The number of gates per chip has increased for improving the performance of the circuits, rise in operating frequency and many more has resulted in greater leakage power dissipation. That demands low power integrated circuits (ICs). In this paper, bootstrapping technique has been used so as to overcome the leakage power dissipation. 4:1 multiplexer is designed by using bootstrapping technique at 32nm technology node and the results are obtained using Silvaco's tools. The leakage power result obtained had been taken at different voltages (1V, 0.8V, 0.6V, 0.4V) for checking the effect of voltage scaling.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信