{"title":"一种4位幅度比较器的容错结构设计","authors":"Prajit Kumar Das, A. Sinha, Atin Mukherjee","doi":"10.1109/ICCECE.2017.8526235","DOIUrl":null,"url":null,"abstract":"This paper provides a detailed explanation of a fault tolerant method to provide uninterrupted operation in a magnitude comparator based system. Fault may manifest in an electronic system either by virtue of external or internal factors. The following structure provides a subtle way to minimize those factors and make a 4-bit fault tolerant magnitude comparator so that it can reconfigure itself automatically. Area overheard, delay and cost efficiency of our proposed method is compared to that of Triple Modular Redundancy's.","PeriodicalId":325599,"journal":{"name":"2017 International Conference on Computer, Electrical & Communication Engineering (ICCECE)","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Fault Tolerant Architecture Design of a 4-bit Magnitude Comparator\",\"authors\":\"Prajit Kumar Das, A. Sinha, Atin Mukherjee\",\"doi\":\"10.1109/ICCECE.2017.8526235\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper provides a detailed explanation of a fault tolerant method to provide uninterrupted operation in a magnitude comparator based system. Fault may manifest in an electronic system either by virtue of external or internal factors. The following structure provides a subtle way to minimize those factors and make a 4-bit fault tolerant magnitude comparator so that it can reconfigure itself automatically. Area overheard, delay and cost efficiency of our proposed method is compared to that of Triple Modular Redundancy's.\",\"PeriodicalId\":325599,\"journal\":{\"name\":\"2017 International Conference on Computer, Electrical & Communication Engineering (ICCECE)\",\"volume\":\"4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 International Conference on Computer, Electrical & Communication Engineering (ICCECE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCECE.2017.8526235\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 International Conference on Computer, Electrical & Communication Engineering (ICCECE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCECE.2017.8526235","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Fault Tolerant Architecture Design of a 4-bit Magnitude Comparator
This paper provides a detailed explanation of a fault tolerant method to provide uninterrupted operation in a magnitude comparator based system. Fault may manifest in an electronic system either by virtue of external or internal factors. The following structure provides a subtle way to minimize those factors and make a 4-bit fault tolerant magnitude comparator so that it can reconfigure itself automatically. Area overheard, delay and cost efficiency of our proposed method is compared to that of Triple Modular Redundancy's.