{"title":"无时钟重定时的ADPLL的FPGA实现","authors":"Shuai Jiang, Songbai He, F. You","doi":"10.1109/ASID.2011.5967442","DOIUrl":null,"url":null,"abstract":"A modified method to evaluate the phase of all digital phase-locked loop (ADPLL) output signal is proposed in this paper for improving the robustness property of the loop. The reference clock is used throughout the system as the synchronous clock, which can avoid the metastable output and the injection spurs caused by retiming mechanism, and differential units are added to reduce the accumulation of phase error. Besides, a time-digital converter (TDC) based loop shifting flip-flops is proposed to achieve a wide range of operation. The FPGA simulation results show that the error of frequency detector is less than 0.2‰, and the loop get into locking by 12 µs and stable in the condition of FSW=4.8.","PeriodicalId":328792,"journal":{"name":"2011 IEEE International Conference on Anti-Counterfeiting, Security and Identification","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-06-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"The FPGA implement of ADPLL without retimed clock\",\"authors\":\"Shuai Jiang, Songbai He, F. You\",\"doi\":\"10.1109/ASID.2011.5967442\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A modified method to evaluate the phase of all digital phase-locked loop (ADPLL) output signal is proposed in this paper for improving the robustness property of the loop. The reference clock is used throughout the system as the synchronous clock, which can avoid the metastable output and the injection spurs caused by retiming mechanism, and differential units are added to reduce the accumulation of phase error. Besides, a time-digital converter (TDC) based loop shifting flip-flops is proposed to achieve a wide range of operation. The FPGA simulation results show that the error of frequency detector is less than 0.2‰, and the loop get into locking by 12 µs and stable in the condition of FSW=4.8.\",\"PeriodicalId\":328792,\"journal\":{\"name\":\"2011 IEEE International Conference on Anti-Counterfeiting, Security and Identification\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-06-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 IEEE International Conference on Anti-Counterfeiting, Security and Identification\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASID.2011.5967442\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE International Conference on Anti-Counterfeiting, Security and Identification","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASID.2011.5967442","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A modified method to evaluate the phase of all digital phase-locked loop (ADPLL) output signal is proposed in this paper for improving the robustness property of the loop. The reference clock is used throughout the system as the synchronous clock, which can avoid the metastable output and the injection spurs caused by retiming mechanism, and differential units are added to reduce the accumulation of phase error. Besides, a time-digital converter (TDC) based loop shifting flip-flops is proposed to achieve a wide range of operation. The FPGA simulation results show that the error of frequency detector is less than 0.2‰, and the loop get into locking by 12 µs and stable in the condition of FSW=4.8.