{"title":"启发式环境下的VLSI设计","authors":"B. Kaminska, F. Mheir-El-Saadi","doi":"10.1109/PACRIM.1989.48308","DOIUrl":null,"url":null,"abstract":"Improvement in the system design process by embedding performance analysis based on heuristics is discussed. The heuristic models are used to guide the design process and help reduce the number iterations required to make a design match its specifications. Hierarchical composition is used to propagate the performance measures of any abstraction level on a bottom-up basis. An example is given for the delay performance measure of MOS VLSI systems. Experimental results for this delay prediction tool show a speedup of many orders of magnitude over simulation on large circuits.<<ETX>>","PeriodicalId":256287,"journal":{"name":"Conference Proceeding IEEE Pacific Rim Conference on Communications, Computers and Signal Processing","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1989-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"VLSI design in heuristic environment\",\"authors\":\"B. Kaminska, F. Mheir-El-Saadi\",\"doi\":\"10.1109/PACRIM.1989.48308\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Improvement in the system design process by embedding performance analysis based on heuristics is discussed. The heuristic models are used to guide the design process and help reduce the number iterations required to make a design match its specifications. Hierarchical composition is used to propagate the performance measures of any abstraction level on a bottom-up basis. An example is given for the delay performance measure of MOS VLSI systems. Experimental results for this delay prediction tool show a speedup of many orders of magnitude over simulation on large circuits.<<ETX>>\",\"PeriodicalId\":256287,\"journal\":{\"name\":\"Conference Proceeding IEEE Pacific Rim Conference on Communications, Computers and Signal Processing\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1989-06-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Conference Proceeding IEEE Pacific Rim Conference on Communications, Computers and Signal Processing\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/PACRIM.1989.48308\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Conference Proceeding IEEE Pacific Rim Conference on Communications, Computers and Signal Processing","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/PACRIM.1989.48308","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Improvement in the system design process by embedding performance analysis based on heuristics is discussed. The heuristic models are used to guide the design process and help reduce the number iterations required to make a design match its specifications. Hierarchical composition is used to propagate the performance measures of any abstraction level on a bottom-up basis. An example is given for the delay performance measure of MOS VLSI systems. Experimental results for this delay prediction tool show a speedup of many orders of magnitude over simulation on large circuits.<>