Chun-Yu Lin, Li-Wei Chu, Shiang-Yu Tsai, M. Ker, Ming-Hsiang Song, C. Jou, T. Lu, J. Tseng, M. Tsai, T. Hsu, P. Hung, Y. Wei, T. Chang
{"title":"基于纳米级CMOS技术的射频集成电路ESD防护设计","authors":"Chun-Yu Lin, Li-Wei Chu, Shiang-Yu Tsai, M. Ker, Ming-Hsiang Song, C. Jou, T. Lu, J. Tseng, M. Tsai, T. Hsu, P. Hung, Y. Wei, T. Chang","doi":"10.1109/NANO.2013.6720810","DOIUrl":null,"url":null,"abstract":"Nanoscale CMOS technologies have been used to implement the radio-frequency integrated circuits. However, the thinner gate oxide in nanoscale CMOS technology seriously degrades the electrostatic discharge (ESD) robustness of IC products. Therefore, on-chip ESD protection designs must be added at all input/output pads in CMOS chip. To minimize the impacts from ESD protection on circuit performances, ESD protection at input/output pads must be carefully designed. In this work, a new proposed ESD protection design has been realized in a nanoscale CMOS process. Experimental results of the test circuits have been successfully verified, including RF performances, I-V characteristics, and ESD robustness.","PeriodicalId":189707,"journal":{"name":"2013 13th IEEE International Conference on Nanotechnology (IEEE-NANO 2013)","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"ESD protection design for radio-frequency integrated circuits in nanoscale CMOS technology\",\"authors\":\"Chun-Yu Lin, Li-Wei Chu, Shiang-Yu Tsai, M. Ker, Ming-Hsiang Song, C. Jou, T. Lu, J. Tseng, M. Tsai, T. Hsu, P. Hung, Y. Wei, T. Chang\",\"doi\":\"10.1109/NANO.2013.6720810\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Nanoscale CMOS technologies have been used to implement the radio-frequency integrated circuits. However, the thinner gate oxide in nanoscale CMOS technology seriously degrades the electrostatic discharge (ESD) robustness of IC products. Therefore, on-chip ESD protection designs must be added at all input/output pads in CMOS chip. To minimize the impacts from ESD protection on circuit performances, ESD protection at input/output pads must be carefully designed. In this work, a new proposed ESD protection design has been realized in a nanoscale CMOS process. Experimental results of the test circuits have been successfully verified, including RF performances, I-V characteristics, and ESD robustness.\",\"PeriodicalId\":189707,\"journal\":{\"name\":\"2013 13th IEEE International Conference on Nanotechnology (IEEE-NANO 2013)\",\"volume\":\"17 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 13th IEEE International Conference on Nanotechnology (IEEE-NANO 2013)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NANO.2013.6720810\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 13th IEEE International Conference on Nanotechnology (IEEE-NANO 2013)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NANO.2013.6720810","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
ESD protection design for radio-frequency integrated circuits in nanoscale CMOS technology
Nanoscale CMOS technologies have been used to implement the radio-frequency integrated circuits. However, the thinner gate oxide in nanoscale CMOS technology seriously degrades the electrostatic discharge (ESD) robustness of IC products. Therefore, on-chip ESD protection designs must be added at all input/output pads in CMOS chip. To minimize the impacts from ESD protection on circuit performances, ESD protection at input/output pads must be carefully designed. In this work, a new proposed ESD protection design has been realized in a nanoscale CMOS process. Experimental results of the test circuits have been successfully verified, including RF performances, I-V characteristics, and ESD robustness.