带后门调谐的50ghz无电感分频器,在22fdsoi中实现160%的锁定范围

Run Levinger, J. Kadry, A. Bechtold
{"title":"带后门调谐的50ghz无电感分频器,在22fdsoi中实现160%的锁定范围","authors":"Run Levinger, J. Kadry, A. Bechtold","doi":"10.1109/comcas52219.2021.9629090","DOIUrl":null,"url":null,"abstract":"This work presents a divide-by-2 frequency divider designed using 22-nm CMOS Fully-Depleted Silicon on Insulator (FDSOI) technology. The circuit combines a dynamic load modulation, current reuse technique and back gate tuning to obtain a division range of 10 to 92 GHz with 0dBm input signal to the divider core (due to measurement limitations measured range is 20 to 60 GHz). The divider is suitable for all 5G bands, WiGiG, E-band radar and others and operates from a CMOS rail with no AC coupling required. The divider consumes less than 2 mW from 1V supply to obtain a figure-of-merit of more than 39 GHz/mW and occupies less than 65 um2 of silicon area.","PeriodicalId":354885,"journal":{"name":"2021 IEEE International Conference on Microwaves, Antennas, Communications and Electronic Systems (COMCAS)","volume":"58 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A 50 GHz 2 mW Inductor-Less Frequency Divider with Back-Gate Tuning Achieving a Locking Range of 160% in 22 FDSOI\",\"authors\":\"Run Levinger, J. Kadry, A. Bechtold\",\"doi\":\"10.1109/comcas52219.2021.9629090\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work presents a divide-by-2 frequency divider designed using 22-nm CMOS Fully-Depleted Silicon on Insulator (FDSOI) technology. The circuit combines a dynamic load modulation, current reuse technique and back gate tuning to obtain a division range of 10 to 92 GHz with 0dBm input signal to the divider core (due to measurement limitations measured range is 20 to 60 GHz). The divider is suitable for all 5G bands, WiGiG, E-band radar and others and operates from a CMOS rail with no AC coupling required. The divider consumes less than 2 mW from 1V supply to obtain a figure-of-merit of more than 39 GHz/mW and occupies less than 65 um2 of silicon area.\",\"PeriodicalId\":354885,\"journal\":{\"name\":\"2021 IEEE International Conference on Microwaves, Antennas, Communications and Electronic Systems (COMCAS)\",\"volume\":\"58 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 IEEE International Conference on Microwaves, Antennas, Communications and Electronic Systems (COMCAS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/comcas52219.2021.9629090\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE International Conference on Microwaves, Antennas, Communications and Electronic Systems (COMCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/comcas52219.2021.9629090","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本研究提出了一种采用22纳米CMOS全耗尽绝缘体上硅(FDSOI)技术设计的除以2分频器。该电路结合了动态负载调制、电流复用技术和后门调谐,以0dBm的分频信号输入分频器芯,获得10 ~ 92 GHz的分频范围(由于测量限制,测量范围为20 ~ 60 GHz)。该分压器适用于所有5G频段、WiGiG、e波段雷达和其他频段,并在CMOS导轨上运行,不需要交流耦合。该分压器从1V电源中消耗不到2mw,以获得超过39ghz /mW的性能因数,占用小于65um2的硅面积。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A 50 GHz 2 mW Inductor-Less Frequency Divider with Back-Gate Tuning Achieving a Locking Range of 160% in 22 FDSOI
This work presents a divide-by-2 frequency divider designed using 22-nm CMOS Fully-Depleted Silicon on Insulator (FDSOI) technology. The circuit combines a dynamic load modulation, current reuse technique and back gate tuning to obtain a division range of 10 to 92 GHz with 0dBm input signal to the divider core (due to measurement limitations measured range is 20 to 60 GHz). The divider is suitable for all 5G bands, WiGiG, E-band radar and others and operates from a CMOS rail with no AC coupling required. The divider consumes less than 2 mW from 1V supply to obtain a figure-of-merit of more than 39 GHz/mW and occupies less than 65 um2 of silicon area.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信