{"title":"基于FPGA的无线通信高速BCH编码器","authors":"R. Mehra, G. Saini, Sukhbir Singh","doi":"10.1109/CSNT.2011.123","DOIUrl":null,"url":null,"abstract":"This paper presents prototyping of a high speed and area efficient BCH encoder on an FPGA target device for wireless communication applications. FPGA implementation is very fast, easy to modify and suitable for prototyping products. BCH encoder is usually implemented with linear feedback shift register architecture. BCH codes can be defined by two parameters that are numbers of errors to be corrected and code size. The proposed BCH encoder has been developed and simulated using Matlab along with Xilinx DSP Tools, synthesized with XST and implemented on Spartan 3E target FPGA device. The results show that proposed BCH encoder can operate at a maximum frequency of 249.8 MHz by consuming negligible resources of target device.","PeriodicalId":294850,"journal":{"name":"2011 International Conference on Communication Systems and Network Technologies","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-06-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":"{\"title\":\"FPGA Based High Speed BCH Encoder for Wireless Communication Applications\",\"authors\":\"R. Mehra, G. Saini, Sukhbir Singh\",\"doi\":\"10.1109/CSNT.2011.123\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents prototyping of a high speed and area efficient BCH encoder on an FPGA target device for wireless communication applications. FPGA implementation is very fast, easy to modify and suitable for prototyping products. BCH encoder is usually implemented with linear feedback shift register architecture. BCH codes can be defined by two parameters that are numbers of errors to be corrected and code size. The proposed BCH encoder has been developed and simulated using Matlab along with Xilinx DSP Tools, synthesized with XST and implemented on Spartan 3E target FPGA device. The results show that proposed BCH encoder can operate at a maximum frequency of 249.8 MHz by consuming negligible resources of target device.\",\"PeriodicalId\":294850,\"journal\":{\"name\":\"2011 International Conference on Communication Systems and Network Technologies\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-06-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"13\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 International Conference on Communication Systems and Network Technologies\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CSNT.2011.123\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 International Conference on Communication Systems and Network Technologies","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CSNT.2011.123","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
FPGA Based High Speed BCH Encoder for Wireless Communication Applications
This paper presents prototyping of a high speed and area efficient BCH encoder on an FPGA target device for wireless communication applications. FPGA implementation is very fast, easy to modify and suitable for prototyping products. BCH encoder is usually implemented with linear feedback shift register architecture. BCH codes can be defined by two parameters that are numbers of errors to be corrected and code size. The proposed BCH encoder has been developed and simulated using Matlab along with Xilinx DSP Tools, synthesized with XST and implemented on Spartan 3E target FPGA device. The results show that proposed BCH encoder can operate at a maximum frequency of 249.8 MHz by consuming negligible resources of target device.