纳米级存储器中最小化功耗的基于finet的6T SRAM单元漏电流降低

Vishal Gupta, V. Gupta, S. Khandelwal, B. Raj, R. Gupta
{"title":"纳米级存储器中最小化功耗的基于finet的6T SRAM单元漏电流降低","authors":"Vishal Gupta, V. Gupta, S. Khandelwal, B. Raj, R. Gupta","doi":"10.1109/NUICONE.2015.7449596","DOIUrl":null,"url":null,"abstract":"The power consumption of high performance integrated circuits has increased significantly with technology scaling. Higher power consumption shortens the battery lifetime of portable devices. Furthermore, the increased power consumption poses limitation on the continued technology scaling due to the associated higher power density. In this paper, the sources of power consumption are identified and modeled. Implementation of various techniques and the proposed technique for reducing total leakage current for low power SRAM cell is presented. It is observed in the paper that the total leakage current and power dissipation of the proposed technique is minimized to 52.89 fA and 4.75 nW respectively. Simulations have been performed on Cadence virtuoso 45 nm technologies.","PeriodicalId":131332,"journal":{"name":"2015 5th Nirma University International Conference on Engineering (NUiCONE)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Leakage current reduction in finfet based 6T SRAM cell for minimizing power dissipation in nanoscale memories\",\"authors\":\"Vishal Gupta, V. Gupta, S. Khandelwal, B. Raj, R. Gupta\",\"doi\":\"10.1109/NUICONE.2015.7449596\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The power consumption of high performance integrated circuits has increased significantly with technology scaling. Higher power consumption shortens the battery lifetime of portable devices. Furthermore, the increased power consumption poses limitation on the continued technology scaling due to the associated higher power density. In this paper, the sources of power consumption are identified and modeled. Implementation of various techniques and the proposed technique for reducing total leakage current for low power SRAM cell is presented. It is observed in the paper that the total leakage current and power dissipation of the proposed technique is minimized to 52.89 fA and 4.75 nW respectively. Simulations have been performed on Cadence virtuoso 45 nm technologies.\",\"PeriodicalId\":131332,\"journal\":{\"name\":\"2015 5th Nirma University International Conference on Engineering (NUiCONE)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 5th Nirma University International Conference on Engineering (NUiCONE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NUICONE.2015.7449596\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 5th Nirma University International Conference on Engineering (NUiCONE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NUICONE.2015.7449596","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

高性能集成电路的功耗随着技术的规模化而显著增加。更高的功耗缩短了便携式设备的电池寿命。此外,由于相关的更高功率密度,功率消耗的增加对技术的持续扩展构成限制。本文对电力消耗的来源进行了识别和建模。介绍了降低低功率SRAM电池总漏电流的各种技术的实现和所提出的技术。本文观察到,该技术的总漏电流和功耗分别降至52.89 fA和4.75 nW。在Cadence virtuoso 45纳米技术上进行了仿真。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Leakage current reduction in finfet based 6T SRAM cell for minimizing power dissipation in nanoscale memories
The power consumption of high performance integrated circuits has increased significantly with technology scaling. Higher power consumption shortens the battery lifetime of portable devices. Furthermore, the increased power consumption poses limitation on the continued technology scaling due to the associated higher power density. In this paper, the sources of power consumption are identified and modeled. Implementation of various techniques and the proposed technique for reducing total leakage current for low power SRAM cell is presented. It is observed in the paper that the total leakage current and power dissipation of the proposed technique is minimized to 52.89 fA and 4.75 nW respectively. Simulations have been performed on Cadence virtuoso 45 nm technologies.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信