ULK介电损耗对45nm节点集成电路互连响应的影响

S. de Rivaz, T. Lacrevaz, M. Gallitre, A. Farcy, B. Blampey, C. Bermond, B. Fléchet
{"title":"ULK介电损耗对45nm节点集成电路互连响应的影响","authors":"S. de Rivaz, T. Lacrevaz, M. Gallitre, A. Farcy, B. Blampey, C. Bermond, B. Fléchet","doi":"10.1109/IMWS.2009.4814921","DOIUrl":null,"url":null,"abstract":"New materials such as dielectrics with ultra low permittivity are required to improve interconnect performance for future IC's technology nodes. Porous dielectric materials, as SiOCH, used for the 45 nm technology are very prone to damage during integration process, degrading their permittivity and severely increasing their loss tangent. Theses dielectric losses have to be precisely taken into account in order to accurately simulate the propagation effects along interconnects and to predict delay and crosstalk. Thus fine large-band extraction of complex permittivity must be achieved in respect to physical consistence of signals. This study aims at accurately evaluate the impact of dielectric degradation on interconnects electrical performance. Moreover it will be outlined, using two different IC's configurations, that the accurately on the prediction of interconnect performance needs adequate dielectric models.","PeriodicalId":368866,"journal":{"name":"2009 IEEE MTT-S International Microwave Workshop Series on Signal Integrity and High-Speed Interconnects","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-04-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Impact of ULK Dielectric Loss on Interconnect Response for 45 nm Node Integrated Circuits\",\"authors\":\"S. de Rivaz, T. Lacrevaz, M. Gallitre, A. Farcy, B. Blampey, C. Bermond, B. Fléchet\",\"doi\":\"10.1109/IMWS.2009.4814921\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"New materials such as dielectrics with ultra low permittivity are required to improve interconnect performance for future IC's technology nodes. Porous dielectric materials, as SiOCH, used for the 45 nm technology are very prone to damage during integration process, degrading their permittivity and severely increasing their loss tangent. Theses dielectric losses have to be precisely taken into account in order to accurately simulate the propagation effects along interconnects and to predict delay and crosstalk. Thus fine large-band extraction of complex permittivity must be achieved in respect to physical consistence of signals. This study aims at accurately evaluate the impact of dielectric degradation on interconnects electrical performance. Moreover it will be outlined, using two different IC's configurations, that the accurately on the prediction of interconnect performance needs adequate dielectric models.\",\"PeriodicalId\":368866,\"journal\":{\"name\":\"2009 IEEE MTT-S International Microwave Workshop Series on Signal Integrity and High-Speed Interconnects\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2009-04-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2009 IEEE MTT-S International Microwave Workshop Series on Signal Integrity and High-Speed Interconnects\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IMWS.2009.4814921\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 IEEE MTT-S International Microwave Workshop Series on Signal Integrity and High-Speed Interconnects","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMWS.2009.4814921","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

为了提高未来集成电路技术节点的互连性能,需要新型材料,如具有超低介电常数的电介质。45纳米工艺中使用的多孔介质材料,如SiOCH,在集成过程中很容易损坏,导致介电常数降低,损耗正切值严重增加。为了准确地模拟沿互连线的传播效应和预测延迟和串扰,必须精确地考虑这些介电损耗。因此,必须在信号的物理一致性方面实现复介电常数的精细大波段提取。本研究旨在准确评估介电退化对互连电性能的影响。此外,它将概述,使用两种不同的集成电路结构,准确地预测互连性能需要适当的介电模型。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Impact of ULK Dielectric Loss on Interconnect Response for 45 nm Node Integrated Circuits
New materials such as dielectrics with ultra low permittivity are required to improve interconnect performance for future IC's technology nodes. Porous dielectric materials, as SiOCH, used for the 45 nm technology are very prone to damage during integration process, degrading their permittivity and severely increasing their loss tangent. Theses dielectric losses have to be precisely taken into account in order to accurately simulate the propagation effects along interconnects and to predict delay and crosstalk. Thus fine large-band extraction of complex permittivity must be achieved in respect to physical consistence of signals. This study aims at accurately evaluate the impact of dielectric degradation on interconnects electrical performance. Moreover it will be outlined, using two different IC's configurations, that the accurately on the prediction of interconnect performance needs adequate dielectric models.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信