{"title":"一个改进的启发式优化SI存储单元的应用:一个完全优化的SI类AB接地门单元","authors":"M. Fakhfakh, M. Loulou, N. Masmoudi","doi":"10.1109/ICM.2004.1434239","DOIUrl":null,"url":null,"abstract":"Optimally designing switched current (SI) memory cells is a very tedious process. In addition, it is usually limited to the design of ideal cells. Thus, in this paper, we deal with fully optimizing these cells and particularly real cells. Since SI class AB grounded gate memory cells are well known to be improved cells, we applied the proposed heuristic to design these cells. Also, besides maximizing performances and minimizing famous error sources, we focus on optimally sizing transistors forming switches and bias currents. The optimization procedure, developed in C++ software, allows automatic design of the cell. It is also highlighted in the followings. The cell designed with the use of CMOS 0.35 /spl mu/m process under a single 3.3 V power voltage supply, achieves more than 83.6 dB as a dynamic range and reaches less than 3.5 ns as settling time.","PeriodicalId":359193,"journal":{"name":"Proceedings. The 16th International Conference on Microelectronics, 2004. ICM 2004.","volume":"12 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-12-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"An improved heuristic for optimizing SI memory cells application: a fully optimized SI class AB grounded gate cell\",\"authors\":\"M. Fakhfakh, M. Loulou, N. Masmoudi\",\"doi\":\"10.1109/ICM.2004.1434239\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Optimally designing switched current (SI) memory cells is a very tedious process. In addition, it is usually limited to the design of ideal cells. Thus, in this paper, we deal with fully optimizing these cells and particularly real cells. Since SI class AB grounded gate memory cells are well known to be improved cells, we applied the proposed heuristic to design these cells. Also, besides maximizing performances and minimizing famous error sources, we focus on optimally sizing transistors forming switches and bias currents. The optimization procedure, developed in C++ software, allows automatic design of the cell. It is also highlighted in the followings. The cell designed with the use of CMOS 0.35 /spl mu/m process under a single 3.3 V power voltage supply, achieves more than 83.6 dB as a dynamic range and reaches less than 3.5 ns as settling time.\",\"PeriodicalId\":359193,\"journal\":{\"name\":\"Proceedings. The 16th International Conference on Microelectronics, 2004. ICM 2004.\",\"volume\":\"12 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-12-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings. The 16th International Conference on Microelectronics, 2004. ICM 2004.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICM.2004.1434239\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings. The 16th International Conference on Microelectronics, 2004. ICM 2004.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICM.2004.1434239","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An improved heuristic for optimizing SI memory cells application: a fully optimized SI class AB grounded gate cell
Optimally designing switched current (SI) memory cells is a very tedious process. In addition, it is usually limited to the design of ideal cells. Thus, in this paper, we deal with fully optimizing these cells and particularly real cells. Since SI class AB grounded gate memory cells are well known to be improved cells, we applied the proposed heuristic to design these cells. Also, besides maximizing performances and minimizing famous error sources, we focus on optimally sizing transistors forming switches and bias currents. The optimization procedure, developed in C++ software, allows automatic design of the cell. It is also highlighted in the followings. The cell designed with the use of CMOS 0.35 /spl mu/m process under a single 3.3 V power voltage supply, achieves more than 83.6 dB as a dynamic range and reaches less than 3.5 ns as settling time.