亚微米60v横向DMOS的热电子降解和非箝位电感开关

M. S. Shekar, R.K. Williams, M. Cornell, Ming-yuan Luo, M. Darwish
{"title":"亚微米60v横向DMOS的热电子降解和非箝位电感开关","authors":"M. S. Shekar, R.K. Williams, M. Cornell, Ming-yuan Luo, M. Darwish","doi":"10.1109/RELPHY.1998.670673","DOIUrl":null,"url":null,"abstract":"Hot electron degradation of 60-V lateral N-LDMOS devices integrated in a 0.8-/spl mu/m Bi-CMOS-DMOS twin-well VLSI CMOS process in conjunction with unclamped inductive switching (UIS) is presented for the first time. Two new figures of merit are introduced for reliable L-DMOS designs under both avalanche and saturation conditions. A built-in trade-off is shown to exist between HE degradation and UIS for submicron N-LDMOS devices. Two different techniques, namely, addition of a p-buried layer and P vs. As-doped drain N-LDMOS are investigated through device simulations and experiments to improve HE and UIS performance. Measurements indicate 8/spl times/ enhancement in UIS current for N-LDMOS with a p-buried layer. Although the P-graded drain N-LDMOS offers 2/spl times/ higher UIS current over the As-doped drain device, the measured device parameters deteriorate quickly, maintaining an asymptotic behavior above 10,000 s. Experiments indicate an order of magnitude increase in substrate currents for P-graded drain N-LDMOS when compared to As-doped devices. Simulations corroborate device degradation of P-graded drain N-LDMOS to higher impact ionization in the area of the LOCOS region.","PeriodicalId":196556,"journal":{"name":"1998 IEEE International Reliability Physics Symposium Proceedings. 36th Annual (Cat. No.98CH36173)","volume":"33 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Hot electron degradation and unclamped inductive switching in submicron 60-V lateral DMOS\",\"authors\":\"M. S. Shekar, R.K. Williams, M. Cornell, Ming-yuan Luo, M. Darwish\",\"doi\":\"10.1109/RELPHY.1998.670673\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Hot electron degradation of 60-V lateral N-LDMOS devices integrated in a 0.8-/spl mu/m Bi-CMOS-DMOS twin-well VLSI CMOS process in conjunction with unclamped inductive switching (UIS) is presented for the first time. Two new figures of merit are introduced for reliable L-DMOS designs under both avalanche and saturation conditions. A built-in trade-off is shown to exist between HE degradation and UIS for submicron N-LDMOS devices. Two different techniques, namely, addition of a p-buried layer and P vs. As-doped drain N-LDMOS are investigated through device simulations and experiments to improve HE and UIS performance. Measurements indicate 8/spl times/ enhancement in UIS current for N-LDMOS with a p-buried layer. Although the P-graded drain N-LDMOS offers 2/spl times/ higher UIS current over the As-doped drain device, the measured device parameters deteriorate quickly, maintaining an asymptotic behavior above 10,000 s. Experiments indicate an order of magnitude increase in substrate currents for P-graded drain N-LDMOS when compared to As-doped devices. Simulations corroborate device degradation of P-graded drain N-LDMOS to higher impact ionization in the area of the LOCOS region.\",\"PeriodicalId\":196556,\"journal\":{\"name\":\"1998 IEEE International Reliability Physics Symposium Proceedings. 36th Annual (Cat. No.98CH36173)\",\"volume\":\"33 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"1998 IEEE International Reliability Physics Symposium Proceedings. 36th Annual (Cat. No.98CH36173)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RELPHY.1998.670673\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"1998 IEEE International Reliability Physics Symposium Proceedings. 36th Annual (Cat. No.98CH36173)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RELPHY.1998.670673","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

首次提出了采用0.8-/spl mu/m Bi-CMOS-DMOS双孔VLSI CMOS工艺集成60 v横向N-LDMOS器件的热电子降解,并结合非箝位电感开关(UIS)。介绍了在雪崩和饱和条件下可靠的L-DMOS设计的两个新的性能指标。在亚微米N-LDMOS器件的HE退化和UIS之间存在一种内置权衡。通过器件模拟和实验研究了两种不同的技术,即添加P埋层和P与as掺杂的漏极N-LDMOS,以提高HE和UIS性能。测量结果表明,具有p埋层的N-LDMOS的UIS电流增强了8/spl倍。尽管p -梯度漏极N-LDMOS提供了比掺as漏极器件高2/spl倍的UIS电流,但测量的器件参数迅速恶化,在10,000 s以上保持渐近行为。实验表明,与掺as器件相比,p梯度漏极N-LDMOS的衬底电流增加了一个数量级。模拟证实了p -梯度漏极N-LDMOS在LOCOS区域的器件退化到更高的冲击电离。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Hot electron degradation and unclamped inductive switching in submicron 60-V lateral DMOS
Hot electron degradation of 60-V lateral N-LDMOS devices integrated in a 0.8-/spl mu/m Bi-CMOS-DMOS twin-well VLSI CMOS process in conjunction with unclamped inductive switching (UIS) is presented for the first time. Two new figures of merit are introduced for reliable L-DMOS designs under both avalanche and saturation conditions. A built-in trade-off is shown to exist between HE degradation and UIS for submicron N-LDMOS devices. Two different techniques, namely, addition of a p-buried layer and P vs. As-doped drain N-LDMOS are investigated through device simulations and experiments to improve HE and UIS performance. Measurements indicate 8/spl times/ enhancement in UIS current for N-LDMOS with a p-buried layer. Although the P-graded drain N-LDMOS offers 2/spl times/ higher UIS current over the As-doped drain device, the measured device parameters deteriorate quickly, maintaining an asymptotic behavior above 10,000 s. Experiments indicate an order of magnitude increase in substrate currents for P-graded drain N-LDMOS when compared to As-doped devices. Simulations corroborate device degradation of P-graded drain N-LDMOS to higher impact ionization in the area of the LOCOS region.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信