M. S. Shekar, R.K. Williams, M. Cornell, Ming-yuan Luo, M. Darwish
{"title":"亚微米60v横向DMOS的热电子降解和非箝位电感开关","authors":"M. S. Shekar, R.K. Williams, M. Cornell, Ming-yuan Luo, M. Darwish","doi":"10.1109/RELPHY.1998.670673","DOIUrl":null,"url":null,"abstract":"Hot electron degradation of 60-V lateral N-LDMOS devices integrated in a 0.8-/spl mu/m Bi-CMOS-DMOS twin-well VLSI CMOS process in conjunction with unclamped inductive switching (UIS) is presented for the first time. Two new figures of merit are introduced for reliable L-DMOS designs under both avalanche and saturation conditions. A built-in trade-off is shown to exist between HE degradation and UIS for submicron N-LDMOS devices. Two different techniques, namely, addition of a p-buried layer and P vs. As-doped drain N-LDMOS are investigated through device simulations and experiments to improve HE and UIS performance. Measurements indicate 8/spl times/ enhancement in UIS current for N-LDMOS with a p-buried layer. Although the P-graded drain N-LDMOS offers 2/spl times/ higher UIS current over the As-doped drain device, the measured device parameters deteriorate quickly, maintaining an asymptotic behavior above 10,000 s. Experiments indicate an order of magnitude increase in substrate currents for P-graded drain N-LDMOS when compared to As-doped devices. Simulations corroborate device degradation of P-graded drain N-LDMOS to higher impact ionization in the area of the LOCOS region.","PeriodicalId":196556,"journal":{"name":"1998 IEEE International Reliability Physics Symposium Proceedings. 36th Annual (Cat. No.98CH36173)","volume":"33 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Hot electron degradation and unclamped inductive switching in submicron 60-V lateral DMOS\",\"authors\":\"M. S. Shekar, R.K. Williams, M. Cornell, Ming-yuan Luo, M. Darwish\",\"doi\":\"10.1109/RELPHY.1998.670673\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Hot electron degradation of 60-V lateral N-LDMOS devices integrated in a 0.8-/spl mu/m Bi-CMOS-DMOS twin-well VLSI CMOS process in conjunction with unclamped inductive switching (UIS) is presented for the first time. Two new figures of merit are introduced for reliable L-DMOS designs under both avalanche and saturation conditions. A built-in trade-off is shown to exist between HE degradation and UIS for submicron N-LDMOS devices. Two different techniques, namely, addition of a p-buried layer and P vs. As-doped drain N-LDMOS are investigated through device simulations and experiments to improve HE and UIS performance. Measurements indicate 8/spl times/ enhancement in UIS current for N-LDMOS with a p-buried layer. Although the P-graded drain N-LDMOS offers 2/spl times/ higher UIS current over the As-doped drain device, the measured device parameters deteriorate quickly, maintaining an asymptotic behavior above 10,000 s. Experiments indicate an order of magnitude increase in substrate currents for P-graded drain N-LDMOS when compared to As-doped devices. Simulations corroborate device degradation of P-graded drain N-LDMOS to higher impact ionization in the area of the LOCOS region.\",\"PeriodicalId\":196556,\"journal\":{\"name\":\"1998 IEEE International Reliability Physics Symposium Proceedings. 36th Annual (Cat. No.98CH36173)\",\"volume\":\"33 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"1998 IEEE International Reliability Physics Symposium Proceedings. 36th Annual (Cat. No.98CH36173)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RELPHY.1998.670673\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"1998 IEEE International Reliability Physics Symposium Proceedings. 36th Annual (Cat. No.98CH36173)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RELPHY.1998.670673","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Hot electron degradation and unclamped inductive switching in submicron 60-V lateral DMOS
Hot electron degradation of 60-V lateral N-LDMOS devices integrated in a 0.8-/spl mu/m Bi-CMOS-DMOS twin-well VLSI CMOS process in conjunction with unclamped inductive switching (UIS) is presented for the first time. Two new figures of merit are introduced for reliable L-DMOS designs under both avalanche and saturation conditions. A built-in trade-off is shown to exist between HE degradation and UIS for submicron N-LDMOS devices. Two different techniques, namely, addition of a p-buried layer and P vs. As-doped drain N-LDMOS are investigated through device simulations and experiments to improve HE and UIS performance. Measurements indicate 8/spl times/ enhancement in UIS current for N-LDMOS with a p-buried layer. Although the P-graded drain N-LDMOS offers 2/spl times/ higher UIS current over the As-doped drain device, the measured device parameters deteriorate quickly, maintaining an asymptotic behavior above 10,000 s. Experiments indicate an order of magnitude increase in substrate currents for P-graded drain N-LDMOS when compared to As-doped devices. Simulations corroborate device degradation of P-graded drain N-LDMOS to higher impact ionization in the area of the LOCOS region.