开发指令级并行性技术的探索性研究

S. Misra, A. A. Alfa, Mikail Olayemi Olaniyi, O. S. Adewale
{"title":"开发指令级并行性技术的探索性研究","authors":"S. Misra, A. A. Alfa, Mikail Olayemi Olaniyi, O. S. Adewale","doi":"10.1109/GSCIT.2014.6970103","DOIUrl":null,"url":null,"abstract":"The performance of memory system depends majorly on types of instruction constructs, speedup of executions, capacity of processing elements and scheduling techniques. Most scheduling techniques are faced with several challenges such as multiple issues, exploiting more parallelism in programs instructions, speedup rate of executions and support for conditional instructions constructs. Recent innovations in memory system and scheduling techniques required support for instruction-level parallelism (ILP) algorithm, which is overlapping of instructions sets for parallel processing and execution. To achieve these, a survey of the widely used techniques for exploiting of instruction-level parallelism (ILP) is carried out to identify their strengths and their weaknesses by reviewing several related works. This paper finds out the limitations of the various techniques for exploiting ILP and used these reviews to propose a new technique to overcome these limitations.","PeriodicalId":270622,"journal":{"name":"2014 Global Summit on Computer & Information Technology (GSCIT)","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-06-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Exploratory study of techniques for exploiting instruction-level parallelism\",\"authors\":\"S. Misra, A. A. Alfa, Mikail Olayemi Olaniyi, O. S. Adewale\",\"doi\":\"10.1109/GSCIT.2014.6970103\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The performance of memory system depends majorly on types of instruction constructs, speedup of executions, capacity of processing elements and scheduling techniques. Most scheduling techniques are faced with several challenges such as multiple issues, exploiting more parallelism in programs instructions, speedup rate of executions and support for conditional instructions constructs. Recent innovations in memory system and scheduling techniques required support for instruction-level parallelism (ILP) algorithm, which is overlapping of instructions sets for parallel processing and execution. To achieve these, a survey of the widely used techniques for exploiting of instruction-level parallelism (ILP) is carried out to identify their strengths and their weaknesses by reviewing several related works. This paper finds out the limitations of the various techniques for exploiting ILP and used these reviews to propose a new technique to overcome these limitations.\",\"PeriodicalId\":270622,\"journal\":{\"name\":\"2014 Global Summit on Computer & Information Technology (GSCIT)\",\"volume\":\"4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-06-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 Global Summit on Computer & Information Technology (GSCIT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/GSCIT.2014.6970103\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 Global Summit on Computer & Information Technology (GSCIT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/GSCIT.2014.6970103","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

内存系统的性能主要取决于指令结构的类型、执行的加速、处理元素的容量和调度技术。大多数调度技术都面临着一些挑战,如多个问题,在程序指令中利用更多的并行性,加速执行速度和支持条件指令结构。最近存储器系统和调度技术的创新要求支持指令级并行(ILP)算法,它是并行处理和执行的指令集的重叠。为了实现这些目标,本文通过回顾一些相关的工作,对广泛使用的教学级并行性(ILP)开发技术进行了调查,以确定它们的优点和缺点。本文发现了各种开发ILP技术的局限性,并利用这些综述提出了一种克服这些局限性的新技术。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Exploratory study of techniques for exploiting instruction-level parallelism
The performance of memory system depends majorly on types of instruction constructs, speedup of executions, capacity of processing elements and scheduling techniques. Most scheduling techniques are faced with several challenges such as multiple issues, exploiting more parallelism in programs instructions, speedup rate of executions and support for conditional instructions constructs. Recent innovations in memory system and scheduling techniques required support for instruction-level parallelism (ILP) algorithm, which is overlapping of instructions sets for parallel processing and execution. To achieve these, a survey of the widely used techniques for exploiting of instruction-level parallelism (ILP) is carried out to identify their strengths and their weaknesses by reviewing several related works. This paper finds out the limitations of the various techniques for exploiting ILP and used these reviews to propose a new technique to overcome these limitations.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信