一种高效的基于FSE/ dfe的HDSL均衡器和新的自适应算法

Cheng-I Hwang, Tzu-Chiang Tang, D. Lin, Sau-Gee Chen
{"title":"一种高效的基于FSE/ dfe的HDSL均衡器和新的自适应算法","authors":"Cheng-I Hwang, Tzu-Chiang Tang, D. Lin, Sau-Gee Chen","doi":"10.1109/ICC.1994.369043","DOIUrl":null,"url":null,"abstract":"We consider the design of an efficient FSE/DFE-based HDSL equalizer. For this, several variants of the conventional LMS algorithm and their delayed versions are investigated. In addition, two new adaptive algorithms are also studied which yield lower computational complexity but similar performance when compared to conventional algorithms. We also propose a way to initialize the DFE coefficients for fast convergence. Extensive simulation is conducted to evaluate various algorithms' performance and to facilitate hardware design. Due to time constraint, the present design employs a conventional algorithm. It is verified with the Verilog and Opus VLSI CAD tools. Layout design of the equalizer chip has been taped out for foundry fabrication.<<ETX>>","PeriodicalId":112111,"journal":{"name":"Proceedings of ICC/SUPERCOMM'94 - 1994 International Conference on Communications","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":"{\"title\":\"An efficient FSE/DFE-based HDSL equalizer with new adaptive algorithms\",\"authors\":\"Cheng-I Hwang, Tzu-Chiang Tang, D. Lin, Sau-Gee Chen\",\"doi\":\"10.1109/ICC.1994.369043\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We consider the design of an efficient FSE/DFE-based HDSL equalizer. For this, several variants of the conventional LMS algorithm and their delayed versions are investigated. In addition, two new adaptive algorithms are also studied which yield lower computational complexity but similar performance when compared to conventional algorithms. We also propose a way to initialize the DFE coefficients for fast convergence. Extensive simulation is conducted to evaluate various algorithms' performance and to facilitate hardware design. Due to time constraint, the present design employs a conventional algorithm. It is verified with the Verilog and Opus VLSI CAD tools. Layout design of the equalizer chip has been taped out for foundry fabrication.<<ETX>>\",\"PeriodicalId\":112111,\"journal\":{\"name\":\"Proceedings of ICC/SUPERCOMM'94 - 1994 International Conference on Communications\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1994-05-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"8\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of ICC/SUPERCOMM'94 - 1994 International Conference on Communications\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICC.1994.369043\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of ICC/SUPERCOMM'94 - 1994 International Conference on Communications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICC.1994.369043","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

摘要

我们考虑设计一种高效的基于FSE/ dfe的HDSL均衡器。为此,研究了传统LMS算法的几种变体及其延迟版本。此外,还研究了两种新的自适应算法,它们的计算复杂度较低,但性能与传统算法相似。我们还提出了一种初始化DFE系数的方法,以便快速收敛。为了评估各种算法的性能和方便硬件设计,进行了大量的仿真。由于时间限制,本设计采用传统算法。用Verilog和Opus VLSI CAD工具对其进行了验证。均衡器芯片的版图设计已完成,可用于代工制造。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
An efficient FSE/DFE-based HDSL equalizer with new adaptive algorithms
We consider the design of an efficient FSE/DFE-based HDSL equalizer. For this, several variants of the conventional LMS algorithm and their delayed versions are investigated. In addition, two new adaptive algorithms are also studied which yield lower computational complexity but similar performance when compared to conventional algorithms. We also propose a way to initialize the DFE coefficients for fast convergence. Extensive simulation is conducted to evaluate various algorithms' performance and to facilitate hardware design. Due to time constraint, the present design employs a conventional algorithm. It is verified with the Verilog and Opus VLSI CAD tools. Layout design of the equalizer chip has been taped out for foundry fabrication.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信