Cheng-I Hwang, Tzu-Chiang Tang, D. Lin, Sau-Gee Chen
{"title":"一种高效的基于FSE/ dfe的HDSL均衡器和新的自适应算法","authors":"Cheng-I Hwang, Tzu-Chiang Tang, D. Lin, Sau-Gee Chen","doi":"10.1109/ICC.1994.369043","DOIUrl":null,"url":null,"abstract":"We consider the design of an efficient FSE/DFE-based HDSL equalizer. For this, several variants of the conventional LMS algorithm and their delayed versions are investigated. In addition, two new adaptive algorithms are also studied which yield lower computational complexity but similar performance when compared to conventional algorithms. We also propose a way to initialize the DFE coefficients for fast convergence. Extensive simulation is conducted to evaluate various algorithms' performance and to facilitate hardware design. Due to time constraint, the present design employs a conventional algorithm. It is verified with the Verilog and Opus VLSI CAD tools. Layout design of the equalizer chip has been taped out for foundry fabrication.<<ETX>>","PeriodicalId":112111,"journal":{"name":"Proceedings of ICC/SUPERCOMM'94 - 1994 International Conference on Communications","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1994-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":"{\"title\":\"An efficient FSE/DFE-based HDSL equalizer with new adaptive algorithms\",\"authors\":\"Cheng-I Hwang, Tzu-Chiang Tang, D. Lin, Sau-Gee Chen\",\"doi\":\"10.1109/ICC.1994.369043\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We consider the design of an efficient FSE/DFE-based HDSL equalizer. For this, several variants of the conventional LMS algorithm and their delayed versions are investigated. In addition, two new adaptive algorithms are also studied which yield lower computational complexity but similar performance when compared to conventional algorithms. We also propose a way to initialize the DFE coefficients for fast convergence. Extensive simulation is conducted to evaluate various algorithms' performance and to facilitate hardware design. Due to time constraint, the present design employs a conventional algorithm. It is verified with the Verilog and Opus VLSI CAD tools. Layout design of the equalizer chip has been taped out for foundry fabrication.<<ETX>>\",\"PeriodicalId\":112111,\"journal\":{\"name\":\"Proceedings of ICC/SUPERCOMM'94 - 1994 International Conference on Communications\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1994-05-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"8\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of ICC/SUPERCOMM'94 - 1994 International Conference on Communications\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICC.1994.369043\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of ICC/SUPERCOMM'94 - 1994 International Conference on Communications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICC.1994.369043","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An efficient FSE/DFE-based HDSL equalizer with new adaptive algorithms
We consider the design of an efficient FSE/DFE-based HDSL equalizer. For this, several variants of the conventional LMS algorithm and their delayed versions are investigated. In addition, two new adaptive algorithms are also studied which yield lower computational complexity but similar performance when compared to conventional algorithms. We also propose a way to initialize the DFE coefficients for fast convergence. Extensive simulation is conducted to evaluate various algorithms' performance and to facilitate hardware design. Due to time constraint, the present design employs a conventional algorithm. It is verified with the Verilog and Opus VLSI CAD tools. Layout design of the equalizer chip has been taped out for foundry fabrication.<>