E. Griffith, J. A. Power, S. C. Kelly, P. Elebert, S. Whiston, D. Bain, M. O’Neill
{"title":"Characterization and modeling of LDMOS transistors on a 0.6 /spl mu/m CMOS technology","authors":"E. Griffith, J. A. Power, S. C. Kelly, P. Elebert, S. Whiston, D. Bain, M. O’Neill","doi":"10.1109/ICMTS.2000.844427","DOIUrl":null,"url":null,"abstract":"High voltage integrated circuits (HVIC's) are emerging as viable alternatives to discrete circuits in a wide variety of applications. A commonly used high voltage component of these circuits is the lateral double diffused MOS transistor (LDMOS). The LDMOS transistor is based on the lightly doped drain concept. Two of the main objectives in designing LDMOS devices are to minimize the on-resistance while still maintaining a high breakdown voltage. Attempts to model LDMOS devices are complicated by the existence of the lightly doped drain and by the extension of the gate oxide and polysilicon beyond the channel into this region. This lightly doped drain region can have a large effect on the on-resistance, saturation current and feedback capacitance of the device. This paper presents a LDMOS device, considers some of the key specific parameters related to LDMOS devices, discusses a sub-circuit SPICE model implemented to model the LDMOS characteristics and investigates some interconnect metallization effects.","PeriodicalId":447680,"journal":{"name":"ICMTS 2000. Proceedings of the 2000 International Conference on Microelectronic Test Structures (Cat. No.00CH37095)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-03-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICMTS 2000. Proceedings of the 2000 International Conference on Microelectronic Test Structures (Cat. No.00CH37095)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICMTS.2000.844427","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Characterization and modeling of LDMOS transistors on a 0.6 /spl mu/m CMOS technology
High voltage integrated circuits (HVIC's) are emerging as viable alternatives to discrete circuits in a wide variety of applications. A commonly used high voltage component of these circuits is the lateral double diffused MOS transistor (LDMOS). The LDMOS transistor is based on the lightly doped drain concept. Two of the main objectives in designing LDMOS devices are to minimize the on-resistance while still maintaining a high breakdown voltage. Attempts to model LDMOS devices are complicated by the existence of the lightly doped drain and by the extension of the gate oxide and polysilicon beyond the channel into this region. This lightly doped drain region can have a large effect on the on-resistance, saturation current and feedback capacitance of the device. This paper presents a LDMOS device, considers some of the key specific parameters related to LDMOS devices, discusses a sub-circuit SPICE model implemented to model the LDMOS characteristics and investigates some interconnect metallization effects.