{"title":"数字补偿单元阻抗测量工作高达2兆赫兹","authors":"R. Sedlácek, J. Jánsky","doi":"10.1109/IDAACS.2011.6072709","DOIUrl":null,"url":null,"abstract":"This paper describes a design of two-channel digital compensation unit which has been developed for accuracy measurement of four-terminal-pair (4TP) impedance standards by the three-voltmeter method. The FPGA based compensation unit senses a residual voltage on the low potential port of the compared impedances continuously. The sensing process is made by means of a synchronous detection technique; a principle of the lock-in amplifiers is implemented on the FPGA for each channel. Simultaneously a voltage proportional to the residual voltage is injected into a main measuring circuit via an injection transformer. Thanks to this feedback, residual voltages at low potential port of measured impedances are reduced more than 1000 times. A typical level of residual voltages is about 5 μV. The compensation unit can be applied in the frequency range from 10 kHz up to 2 MHz. The boundary of the range are mainly limited by properties of digital phase-locked loop as well as parameters of CIC filters used as low-pass filters on the outputs of digital multipliers. The unit is controlled by a PC via optical insulated USB port.","PeriodicalId":106306,"journal":{"name":"Proceedings of the 6th IEEE International Conference on Intelligent Data Acquisition and Advanced Computing Systems","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-11-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Digital compensation unit for impedance metrology working up to 2 MHz\",\"authors\":\"R. Sedlácek, J. Jánsky\",\"doi\":\"10.1109/IDAACS.2011.6072709\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes a design of two-channel digital compensation unit which has been developed for accuracy measurement of four-terminal-pair (4TP) impedance standards by the three-voltmeter method. The FPGA based compensation unit senses a residual voltage on the low potential port of the compared impedances continuously. The sensing process is made by means of a synchronous detection technique; a principle of the lock-in amplifiers is implemented on the FPGA for each channel. Simultaneously a voltage proportional to the residual voltage is injected into a main measuring circuit via an injection transformer. Thanks to this feedback, residual voltages at low potential port of measured impedances are reduced more than 1000 times. A typical level of residual voltages is about 5 μV. The compensation unit can be applied in the frequency range from 10 kHz up to 2 MHz. The boundary of the range are mainly limited by properties of digital phase-locked loop as well as parameters of CIC filters used as low-pass filters on the outputs of digital multipliers. The unit is controlled by a PC via optical insulated USB port.\",\"PeriodicalId\":106306,\"journal\":{\"name\":\"Proceedings of the 6th IEEE International Conference on Intelligent Data Acquisition and Advanced Computing Systems\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-11-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 6th IEEE International Conference on Intelligent Data Acquisition and Advanced Computing Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IDAACS.2011.6072709\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 6th IEEE International Conference on Intelligent Data Acquisition and Advanced Computing Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IDAACS.2011.6072709","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Digital compensation unit for impedance metrology working up to 2 MHz
This paper describes a design of two-channel digital compensation unit which has been developed for accuracy measurement of four-terminal-pair (4TP) impedance standards by the three-voltmeter method. The FPGA based compensation unit senses a residual voltage on the low potential port of the compared impedances continuously. The sensing process is made by means of a synchronous detection technique; a principle of the lock-in amplifiers is implemented on the FPGA for each channel. Simultaneously a voltage proportional to the residual voltage is injected into a main measuring circuit via an injection transformer. Thanks to this feedback, residual voltages at low potential port of measured impedances are reduced more than 1000 times. A typical level of residual voltages is about 5 μV. The compensation unit can be applied in the frequency range from 10 kHz up to 2 MHz. The boundary of the range are mainly limited by properties of digital phase-locked loop as well as parameters of CIC filters used as low-pass filters on the outputs of digital multipliers. The unit is controlled by a PC via optical insulated USB port.