数字补偿单元阻抗测量工作高达2兆赫兹

R. Sedlácek, J. Jánsky
{"title":"数字补偿单元阻抗测量工作高达2兆赫兹","authors":"R. Sedlácek, J. Jánsky","doi":"10.1109/IDAACS.2011.6072709","DOIUrl":null,"url":null,"abstract":"This paper describes a design of two-channel digital compensation unit which has been developed for accuracy measurement of four-terminal-pair (4TP) impedance standards by the three-voltmeter method. The FPGA based compensation unit senses a residual voltage on the low potential port of the compared impedances continuously. The sensing process is made by means of a synchronous detection technique; a principle of the lock-in amplifiers is implemented on the FPGA for each channel. Simultaneously a voltage proportional to the residual voltage is injected into a main measuring circuit via an injection transformer. Thanks to this feedback, residual voltages at low potential port of measured impedances are reduced more than 1000 times. A typical level of residual voltages is about 5 μV. The compensation unit can be applied in the frequency range from 10 kHz up to 2 MHz. The boundary of the range are mainly limited by properties of digital phase-locked loop as well as parameters of CIC filters used as low-pass filters on the outputs of digital multipliers. The unit is controlled by a PC via optical insulated USB port.","PeriodicalId":106306,"journal":{"name":"Proceedings of the 6th IEEE International Conference on Intelligent Data Acquisition and Advanced Computing Systems","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-11-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Digital compensation unit for impedance metrology working up to 2 MHz\",\"authors\":\"R. Sedlácek, J. Jánsky\",\"doi\":\"10.1109/IDAACS.2011.6072709\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes a design of two-channel digital compensation unit which has been developed for accuracy measurement of four-terminal-pair (4TP) impedance standards by the three-voltmeter method. The FPGA based compensation unit senses a residual voltage on the low potential port of the compared impedances continuously. The sensing process is made by means of a synchronous detection technique; a principle of the lock-in amplifiers is implemented on the FPGA for each channel. Simultaneously a voltage proportional to the residual voltage is injected into a main measuring circuit via an injection transformer. Thanks to this feedback, residual voltages at low potential port of measured impedances are reduced more than 1000 times. A typical level of residual voltages is about 5 μV. The compensation unit can be applied in the frequency range from 10 kHz up to 2 MHz. The boundary of the range are mainly limited by properties of digital phase-locked loop as well as parameters of CIC filters used as low-pass filters on the outputs of digital multipliers. The unit is controlled by a PC via optical insulated USB port.\",\"PeriodicalId\":106306,\"journal\":{\"name\":\"Proceedings of the 6th IEEE International Conference on Intelligent Data Acquisition and Advanced Computing Systems\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-11-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 6th IEEE International Conference on Intelligent Data Acquisition and Advanced Computing Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IDAACS.2011.6072709\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 6th IEEE International Conference on Intelligent Data Acquisition and Advanced Computing Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IDAACS.2011.6072709","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

本文介绍了用三伏特计法测量四端对(4TP)阻抗标准精度的一种双通道数字补偿装置的设计。基于FPGA的补偿单元在比较阻抗的低电位端口上连续检测残余电压。传感过程采用同步检测技术;在FPGA上实现了每个通道的锁相放大器原理。同时,一个与剩余电压成比例的电压通过注入变压器注入主测量电路。由于这种反馈,在测量阻抗的低电位端口的剩余电压降低了1000倍以上。典型的残余电压水平约为5 μV。补偿单元可以应用于从10khz到2mhz的频率范围。该范围的边界主要受数字锁相环的特性以及用作数字乘法器输出低通滤波器的CIC滤波器参数的限制。本机由PC机通过光学绝缘USB端口控制。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Digital compensation unit for impedance metrology working up to 2 MHz
This paper describes a design of two-channel digital compensation unit which has been developed for accuracy measurement of four-terminal-pair (4TP) impedance standards by the three-voltmeter method. The FPGA based compensation unit senses a residual voltage on the low potential port of the compared impedances continuously. The sensing process is made by means of a synchronous detection technique; a principle of the lock-in amplifiers is implemented on the FPGA for each channel. Simultaneously a voltage proportional to the residual voltage is injected into a main measuring circuit via an injection transformer. Thanks to this feedback, residual voltages at low potential port of measured impedances are reduced more than 1000 times. A typical level of residual voltages is about 5 μV. The compensation unit can be applied in the frequency range from 10 kHz up to 2 MHz. The boundary of the range are mainly limited by properties of digital phase-locked loop as well as parameters of CIC filters used as low-pass filters on the outputs of digital multipliers. The unit is controlled by a PC via optical insulated USB port.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信