热感知电源管理软ip,用于基于平台的SoC设计

Chin-Tung Chan, Yu-Hong Chang, Hsichi Ho, H. Chiueh
{"title":"热感知电源管理软ip,用于基于平台的SoC设计","authors":"Chin-Tung Chan, Yu-Hong Chang, Hsichi Ho, H. Chiueh","doi":"10.1109/ISSOC.2004.1411180","DOIUrl":null,"url":null,"abstract":"A novel thermal-aware power management (TAPM) software intellectual property (soft-IP) for modem platform-based SoC designs is presented. This research proposes the system-level architecture of thermal-aware power management, which includes a power management bus (PMB), TAPM soft-IP and interface circuitry for the proposed PMB. Each component of the proposed design is encapsulated into a soft-IP. With the above design, system architects are able to incorporate on-chip power-controls and sensors to achieve nominal power dissipation and ensure the targeted system works within specification. The design yields intricate control and optimal management with little system overhead and minimum hardware requirements, as well as providing the flexibility to support different management schemes. The proposed system and its components are designed, implemented and verified by a prototype chip, which was fabricated in a TSMC 0.25 /spl mu/m 1P5M standard CMOS technology through the National Chip Implementation Center (CIC), Taiwan.","PeriodicalId":268122,"journal":{"name":"2004 International Symposium on System-on-Chip, 2004. Proceedings.","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-11-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"A thermal-aware power management soft-IP for platform-based SoC designs\",\"authors\":\"Chin-Tung Chan, Yu-Hong Chang, Hsichi Ho, H. Chiueh\",\"doi\":\"10.1109/ISSOC.2004.1411180\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A novel thermal-aware power management (TAPM) software intellectual property (soft-IP) for modem platform-based SoC designs is presented. This research proposes the system-level architecture of thermal-aware power management, which includes a power management bus (PMB), TAPM soft-IP and interface circuitry for the proposed PMB. Each component of the proposed design is encapsulated into a soft-IP. With the above design, system architects are able to incorporate on-chip power-controls and sensors to achieve nominal power dissipation and ensure the targeted system works within specification. The design yields intricate control and optimal management with little system overhead and minimum hardware requirements, as well as providing the flexibility to support different management schemes. The proposed system and its components are designed, implemented and verified by a prototype chip, which was fabricated in a TSMC 0.25 /spl mu/m 1P5M standard CMOS technology through the National Chip Implementation Center (CIC), Taiwan.\",\"PeriodicalId\":268122,\"journal\":{\"name\":\"2004 International Symposium on System-on-Chip, 2004. Proceedings.\",\"volume\":\"3 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-11-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2004 International Symposium on System-on-Chip, 2004. Proceedings.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISSOC.2004.1411180\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2004 International Symposium on System-on-Chip, 2004. Proceedings.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSOC.2004.1411180","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

摘要

提出了一种新型的热感知电源管理(TAPM)软件知识产权(软ip),用于基于调制解调器平台的SoC设计。本研究提出了热感知电源管理的系统级架构,包括电源管理总线(PMB)、TAPM软ip和所提出的PMB接口电路。提出的设计的每个组件都封装在一个软ip中。通过上述设计,系统架构师能够将芯片上的功率控制和传感器结合起来,以实现标称功耗,并确保目标系统在规范范围内工作。该设计以最小的系统开销和最小的硬件要求实现了复杂的控制和最佳管理,并提供了支持不同管理方案的灵活性。采用台积电0.25 /spl mu/m 1P5M标准CMOS技术,通过台湾国家芯片实施中心(CIC)制作了原型芯片,对系统及其组件进行了设计、实现和验证。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A thermal-aware power management soft-IP for platform-based SoC designs
A novel thermal-aware power management (TAPM) software intellectual property (soft-IP) for modem platform-based SoC designs is presented. This research proposes the system-level architecture of thermal-aware power management, which includes a power management bus (PMB), TAPM soft-IP and interface circuitry for the proposed PMB. Each component of the proposed design is encapsulated into a soft-IP. With the above design, system architects are able to incorporate on-chip power-controls and sensors to achieve nominal power dissipation and ensure the targeted system works within specification. The design yields intricate control and optimal management with little system overhead and minimum hardware requirements, as well as providing the flexibility to support different management schemes. The proposed system and its components are designed, implemented and verified by a prototype chip, which was fabricated in a TSMC 0.25 /spl mu/m 1P5M standard CMOS technology through the National Chip Implementation Center (CIC), Taiwan.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信