{"title":"硬件投票器的FPGA实现","authors":"M.D. Krstic, M.K. Stojcev","doi":"10.1109/TELSKS.2001.955806","DOIUrl":null,"url":null,"abstract":"In this paper hardware structure of voting unit for mid-value selection is presented. In the process of the hardware design it is very important to regulate the operation of control logic, especially when it is separated into several independent blocks. This paper shows the manner of hardware mid-value select architecture (HMVSA) control logic coupling. Realization of HMVSA assumes ASIC chip implementation, and further integration within fault tolerant data acquisition systems (FTDAS). The final step of this approach assumes the process of HMVSA synthesis and implementation of the FPGA chip.","PeriodicalId":253344,"journal":{"name":"5th International Conference on Telecommunications in Modern Satellite, Cable and Broadcasting Service. TELSIKS 2001. Proceedings of Papers (Cat. No.01EX517)","volume":"35 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-09-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"FPGA implementation of hardware voter\",\"authors\":\"M.D. Krstic, M.K. Stojcev\",\"doi\":\"10.1109/TELSKS.2001.955806\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper hardware structure of voting unit for mid-value selection is presented. In the process of the hardware design it is very important to regulate the operation of control logic, especially when it is separated into several independent blocks. This paper shows the manner of hardware mid-value select architecture (HMVSA) control logic coupling. Realization of HMVSA assumes ASIC chip implementation, and further integration within fault tolerant data acquisition systems (FTDAS). The final step of this approach assumes the process of HMVSA synthesis and implementation of the FPGA chip.\",\"PeriodicalId\":253344,\"journal\":{\"name\":\"5th International Conference on Telecommunications in Modern Satellite, Cable and Broadcasting Service. TELSIKS 2001. Proceedings of Papers (Cat. No.01EX517)\",\"volume\":\"35 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2001-09-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"5th International Conference on Telecommunications in Modern Satellite, Cable and Broadcasting Service. TELSIKS 2001. Proceedings of Papers (Cat. No.01EX517)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TELSKS.2001.955806\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"5th International Conference on Telecommunications in Modern Satellite, Cable and Broadcasting Service. TELSIKS 2001. Proceedings of Papers (Cat. No.01EX517)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TELSKS.2001.955806","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
In this paper hardware structure of voting unit for mid-value selection is presented. In the process of the hardware design it is very important to regulate the operation of control logic, especially when it is separated into several independent blocks. This paper shows the manner of hardware mid-value select architecture (HMVSA) control logic coupling. Realization of HMVSA assumes ASIC chip implementation, and further integration within fault tolerant data acquisition systems (FTDAS). The final step of this approach assumes the process of HMVSA synthesis and implementation of the FPGA chip.