{"title":"压控振荡器的设计与性能分析","authors":"Aastha Soni, R. Dhiman, R. Chandel","doi":"10.1109/CONIT59222.2023.10205948","DOIUrl":null,"url":null,"abstract":"In this paper, a 3-stage PG-ring VCO is designed using a power gating technique in cadence virtuoso and 180nm technology. Here, the efficiency of a 3-stage PG-ring VCO is evaluated by comparing its performance to that of other VCOs. Power gating techniques are utilized to reduce circuit leakage. The analysis is conducted using various design techniques and transistor sizes. It has been observed that a 3-stage PG-ring oscillator offers better performance in terms of various metrics, including power, frequency, energy, and power delay transistor count product (PDNP), with transistor dimensions.","PeriodicalId":377623,"journal":{"name":"2023 3rd International Conference on Intelligent Technologies (CONIT)","volume":"114 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-06-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design and Performance Analysis of Voltage-Controlled Oscillator\",\"authors\":\"Aastha Soni, R. Dhiman, R. Chandel\",\"doi\":\"10.1109/CONIT59222.2023.10205948\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, a 3-stage PG-ring VCO is designed using a power gating technique in cadence virtuoso and 180nm technology. Here, the efficiency of a 3-stage PG-ring VCO is evaluated by comparing its performance to that of other VCOs. Power gating techniques are utilized to reduce circuit leakage. The analysis is conducted using various design techniques and transistor sizes. It has been observed that a 3-stage PG-ring oscillator offers better performance in terms of various metrics, including power, frequency, energy, and power delay transistor count product (PDNP), with transistor dimensions.\",\"PeriodicalId\":377623,\"journal\":{\"name\":\"2023 3rd International Conference on Intelligent Technologies (CONIT)\",\"volume\":\"114 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-06-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 3rd International Conference on Intelligent Technologies (CONIT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CONIT59222.2023.10205948\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 3rd International Conference on Intelligent Technologies (CONIT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CONIT59222.2023.10205948","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design and Performance Analysis of Voltage-Controlled Oscillator
In this paper, a 3-stage PG-ring VCO is designed using a power gating technique in cadence virtuoso and 180nm technology. Here, the efficiency of a 3-stage PG-ring VCO is evaluated by comparing its performance to that of other VCOs. Power gating techniques are utilized to reduce circuit leakage. The analysis is conducted using various design techniques and transistor sizes. It has been observed that a 3-stage PG-ring oscillator offers better performance in terms of various metrics, including power, frequency, energy, and power delay transistor count product (PDNP), with transistor dimensions.