{"title":"基于FPGA的多DDS高频啁啾信号发生器","authors":"Anitha Bhavani Chekka, N. Aggala","doi":"10.1109/ICOEI51242.2021.9453012","DOIUrl":null,"url":null,"abstract":"The range resolution and target detection capability in Radar Pulse compression techniques can be improved efficiently by a Linear frequency modulated (LFM) waveform or a chirp signal. As the conventional method of generating Linear frequency modulated waveform causes several limitations like instability and nonlinearity, this paper has proposed a digital technique to generate LFM signal by using a multi-DDS approach. For hardware implementations of any digitally designed module, the Joint Test Action Group (JTAG) plays a vital role in real-time processing. The JTAG standards in Field Programmable gate arrays (FPGA) are allowed to debug any design with the help of Hardware Co-Simulation JTAG block. In this paper, a linear frequency modulated waveform is generated using a Direct Digital Synthesizer (DDS) and System generator Xilinx block set. The Generated chirp signal is further implemented on FPGA-ZYNQ board (ZC7045-2ffg900), by generating a Hardware Co-simulation JTAG block, essentially required for radar signal processing.","PeriodicalId":420826,"journal":{"name":"2021 5th International Conference on Trends in Electronics and Informatics (ICOEI)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-06-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"High frequency Chirp signal generator using multi DDS approach on FPGA\",\"authors\":\"Anitha Bhavani Chekka, N. Aggala\",\"doi\":\"10.1109/ICOEI51242.2021.9453012\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The range resolution and target detection capability in Radar Pulse compression techniques can be improved efficiently by a Linear frequency modulated (LFM) waveform or a chirp signal. As the conventional method of generating Linear frequency modulated waveform causes several limitations like instability and nonlinearity, this paper has proposed a digital technique to generate LFM signal by using a multi-DDS approach. For hardware implementations of any digitally designed module, the Joint Test Action Group (JTAG) plays a vital role in real-time processing. The JTAG standards in Field Programmable gate arrays (FPGA) are allowed to debug any design with the help of Hardware Co-Simulation JTAG block. In this paper, a linear frequency modulated waveform is generated using a Direct Digital Synthesizer (DDS) and System generator Xilinx block set. The Generated chirp signal is further implemented on FPGA-ZYNQ board (ZC7045-2ffg900), by generating a Hardware Co-simulation JTAG block, essentially required for radar signal processing.\",\"PeriodicalId\":420826,\"journal\":{\"name\":\"2021 5th International Conference on Trends in Electronics and Informatics (ICOEI)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-06-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 5th International Conference on Trends in Electronics and Informatics (ICOEI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICOEI51242.2021.9453012\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 5th International Conference on Trends in Electronics and Informatics (ICOEI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICOEI51242.2021.9453012","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
High frequency Chirp signal generator using multi DDS approach on FPGA
The range resolution and target detection capability in Radar Pulse compression techniques can be improved efficiently by a Linear frequency modulated (LFM) waveform or a chirp signal. As the conventional method of generating Linear frequency modulated waveform causes several limitations like instability and nonlinearity, this paper has proposed a digital technique to generate LFM signal by using a multi-DDS approach. For hardware implementations of any digitally designed module, the Joint Test Action Group (JTAG) plays a vital role in real-time processing. The JTAG standards in Field Programmable gate arrays (FPGA) are allowed to debug any design with the help of Hardware Co-Simulation JTAG block. In this paper, a linear frequency modulated waveform is generated using a Direct Digital Synthesizer (DDS) and System generator Xilinx block set. The Generated chirp signal is further implemented on FPGA-ZYNQ board (ZC7045-2ffg900), by generating a Hardware Co-simulation JTAG block, essentially required for radar signal processing.