180nm CMOS PAM4变送器的适当补偿电路设计

Yudai Ichii, R. Noguchi, Toshiyuki Inoue, A. Tsuchiya, K. Kishine
{"title":"180nm CMOS PAM4变送器的适当补偿电路设计","authors":"Yudai Ichii, R. Noguchi, Toshiyuki Inoue, A. Tsuchiya, K. Kishine","doi":"10.1109/ISOCC47750.2019.9027703","DOIUrl":null,"url":null,"abstract":"This paper presents compensation circuit design for four-level pulse amplitude modulation (PAM4) transmitters with feed forward equalizing (FFE) in data transmission systems. The signal amplitude in PAM4 is small, particularly when the supply voltage is low. This leads to signal degradation. To maintain signal quality in PAM4 transmitters, we developed a design that performed within the appropriate combiner parameters. We conducted a post-layout simulation in an 180-nm CMOS process to confirm the advantage of the circuit. The rising and falling times were reduced by 7.4% and 2.4% compared with those of a conventional circuit.","PeriodicalId":113802,"journal":{"name":"2019 International SoC Design Conference (ISOCC)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Suitable-Compensation Circuit Design for a PAM4 Transmitter in 180-nm CMOS\",\"authors\":\"Yudai Ichii, R. Noguchi, Toshiyuki Inoue, A. Tsuchiya, K. Kishine\",\"doi\":\"10.1109/ISOCC47750.2019.9027703\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents compensation circuit design for four-level pulse amplitude modulation (PAM4) transmitters with feed forward equalizing (FFE) in data transmission systems. The signal amplitude in PAM4 is small, particularly when the supply voltage is low. This leads to signal degradation. To maintain signal quality in PAM4 transmitters, we developed a design that performed within the appropriate combiner parameters. We conducted a post-layout simulation in an 180-nm CMOS process to confirm the advantage of the circuit. The rising and falling times were reduced by 7.4% and 2.4% compared with those of a conventional circuit.\",\"PeriodicalId\":113802,\"journal\":{\"name\":\"2019 International SoC Design Conference (ISOCC)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 International SoC Design Conference (ISOCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISOCC47750.2019.9027703\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International SoC Design Conference (ISOCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISOCC47750.2019.9027703","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

提出了数据传输系统中具有前馈均衡的四电平脉冲调幅(PAM4)发射机的补偿电路设计。PAM4的信号幅值很小,特别是当电源电压较低时。这会导致信号退化。为了保持PAM4发射机的信号质量,我们开发了一种在适当的组合参数内执行的设计。我们在180nm CMOS工艺中进行了布局后仿真,以证实该电路的优势。与传统电路相比,上升和下降时间分别减少了7.4%和2.4%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Suitable-Compensation Circuit Design for a PAM4 Transmitter in 180-nm CMOS
This paper presents compensation circuit design for four-level pulse amplitude modulation (PAM4) transmitters with feed forward equalizing (FFE) in data transmission systems. The signal amplitude in PAM4 is small, particularly when the supply voltage is low. This leads to signal degradation. To maintain signal quality in PAM4 transmitters, we developed a design that performed within the appropriate combiner parameters. We conducted a post-layout simulation in an 180-nm CMOS process to confirm the advantage of the circuit. The rising and falling times were reduced by 7.4% and 2.4% compared with those of a conventional circuit.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信