Pouya Kamalinejad, Kamyar Keikhosravy, S. Mirabbasi, Victor C. M. Leung
{"title":"具有扩展高效率工作区域的CMOS整流器","authors":"Pouya Kamalinejad, Kamyar Keikhosravy, S. Mirabbasi, Victor C. M. Leung","doi":"10.1109/RFID-TA.2013.6694527","DOIUrl":null,"url":null,"abstract":"A CMOS rectifier with a wide input signal range for radio-frequency identification (RFID) applications is presented. Using quasi-floating gate technique, a gate-biasing scheme is proposed to provide a relatively flat power conversion efficiency (PCE) curve for a wide input voltage (power) range. The proposed technique also enables an efficient operation for input voltage levels well below the standard threshold voltage of the MOS switching transistors. Appropriate bias voltages for different stages of the rectifier are generated through a chain of low-power bandgap reference generators which impose minimal power and area overhead. The proposed rectifier architecture is designed and laid out in a standard 0.13-μm CMOS technology. For a 2.4 GHz RF input frequency and 30 kΩ output load, post-layout simulation results of the circuit show that a maximum PCE of 66.7% is achieved for an input signal with an amplitude (power) of 0.45 V (-8 dBm). While a high PCE of 60% is achieved for input voltage (power) levels as low as 0.25 V (-15 dBm), PCE maintains above 60% for a wide input voltage (power) range from 0.25 V to 0.7 V (-15 dBm to -3 dBm).","PeriodicalId":253369,"journal":{"name":"2013 IEEE International Conference on RFID-Technologies and Applications (RFID-TA)","volume":"225 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":"{\"title\":\"A CMOS rectifier with an extended high-efficiency region of operation\",\"authors\":\"Pouya Kamalinejad, Kamyar Keikhosravy, S. Mirabbasi, Victor C. M. Leung\",\"doi\":\"10.1109/RFID-TA.2013.6694527\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A CMOS rectifier with a wide input signal range for radio-frequency identification (RFID) applications is presented. Using quasi-floating gate technique, a gate-biasing scheme is proposed to provide a relatively flat power conversion efficiency (PCE) curve for a wide input voltage (power) range. The proposed technique also enables an efficient operation for input voltage levels well below the standard threshold voltage of the MOS switching transistors. Appropriate bias voltages for different stages of the rectifier are generated through a chain of low-power bandgap reference generators which impose minimal power and area overhead. The proposed rectifier architecture is designed and laid out in a standard 0.13-μm CMOS technology. For a 2.4 GHz RF input frequency and 30 kΩ output load, post-layout simulation results of the circuit show that a maximum PCE of 66.7% is achieved for an input signal with an amplitude (power) of 0.45 V (-8 dBm). While a high PCE of 60% is achieved for input voltage (power) levels as low as 0.25 V (-15 dBm), PCE maintains above 60% for a wide input voltage (power) range from 0.25 V to 0.7 V (-15 dBm to -3 dBm).\",\"PeriodicalId\":253369,\"journal\":{\"name\":\"2013 IEEE International Conference on RFID-Technologies and Applications (RFID-TA)\",\"volume\":\"225 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"13\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE International Conference on RFID-Technologies and Applications (RFID-TA)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RFID-TA.2013.6694527\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE International Conference on RFID-Technologies and Applications (RFID-TA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RFID-TA.2013.6694527","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 13
摘要
介绍了一种用于射频识别(RFID)应用的宽输入信号范围CMOS整流器。利用准浮栅技术,提出了一种栅极偏置方案,在较宽的输入电压(功率)范围内提供相对平坦的功率转换效率(PCE)曲线。所提出的技术还使输入电压水平远低于MOS开关晶体管的标准阈值电压的有效操作。通过一系列低功率带隙参考发生器,为整流器的不同级产生适当的偏置电压,从而使功率和面积开销最小。所提出的整流器架构采用标准的0.13 μm CMOS技术进行设计和布局。对于2.4 GHz射频输入频率和30 kΩ输出负载,布局后仿真结果表明,当输入信号幅值(功率)为0.45 V (-8 dBm)时,电路的最大PCE为66.7%。当输入电压(功率)低至0.25 V (-15 dBm)时,PCE可达60%,而在0.25 V至0.7 V (-15 dBm至-3 dBm)的宽输入电压(功率)范围内,PCE可保持在60%以上。
A CMOS rectifier with an extended high-efficiency region of operation
A CMOS rectifier with a wide input signal range for radio-frequency identification (RFID) applications is presented. Using quasi-floating gate technique, a gate-biasing scheme is proposed to provide a relatively flat power conversion efficiency (PCE) curve for a wide input voltage (power) range. The proposed technique also enables an efficient operation for input voltage levels well below the standard threshold voltage of the MOS switching transistors. Appropriate bias voltages for different stages of the rectifier are generated through a chain of low-power bandgap reference generators which impose minimal power and area overhead. The proposed rectifier architecture is designed and laid out in a standard 0.13-μm CMOS technology. For a 2.4 GHz RF input frequency and 30 kΩ output load, post-layout simulation results of the circuit show that a maximum PCE of 66.7% is achieved for an input signal with an amplitude (power) of 0.45 V (-8 dBm). While a high PCE of 60% is achieved for input voltage (power) levels as low as 0.25 V (-15 dBm), PCE maintains above 60% for a wide input voltage (power) range from 0.25 V to 0.7 V (-15 dBm to -3 dBm).