Andres M. A. Valdes, V. Possani, F. Marranghello, A. Reis, R. Ribas
{"title":"使用独立栅极FinFET构建的优化晶体管网络的性能评估","authors":"Andres M. A. Valdes, V. Possani, F. Marranghello, A. Reis, R. Ribas","doi":"10.1109/LASCAS.2016.7451051","DOIUrl":null,"url":null,"abstract":"MOS planar technology has been used in fabrication of integrated circuits in the last decades. However, the short channel effects in the subthreshold operation region are becoming a critical restriction to the channel length reduction. With the use of FinFET devices, the scaling increases due the reduction of short channel effects. FinFET offers the possibility of independent gate controlling that can be efficiently exploited in logic reduction (network optimization), but with direct impact in the electrical performance of logic gates. In this work, it is presented the electrical analysis in terms of signal delay propagation and energy consumption of compacted transistor networks. Different logic gate implementations corresponding to the same Boolean function behavior are compared. The results demonstrate the existing tradeoff between these two parameters.","PeriodicalId":129875,"journal":{"name":"2016 IEEE 7th Latin American Symposium on Circuits & Systems (LASCAS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-02-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Performance evaluation of optimized transistor networks built using independent-gate FinFET\",\"authors\":\"Andres M. A. Valdes, V. Possani, F. Marranghello, A. Reis, R. Ribas\",\"doi\":\"10.1109/LASCAS.2016.7451051\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"MOS planar technology has been used in fabrication of integrated circuits in the last decades. However, the short channel effects in the subthreshold operation region are becoming a critical restriction to the channel length reduction. With the use of FinFET devices, the scaling increases due the reduction of short channel effects. FinFET offers the possibility of independent gate controlling that can be efficiently exploited in logic reduction (network optimization), but with direct impact in the electrical performance of logic gates. In this work, it is presented the electrical analysis in terms of signal delay propagation and energy consumption of compacted transistor networks. Different logic gate implementations corresponding to the same Boolean function behavior are compared. The results demonstrate the existing tradeoff between these two parameters.\",\"PeriodicalId\":129875,\"journal\":{\"name\":\"2016 IEEE 7th Latin American Symposium on Circuits & Systems (LASCAS)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-02-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE 7th Latin American Symposium on Circuits & Systems (LASCAS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/LASCAS.2016.7451051\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE 7th Latin American Symposium on Circuits & Systems (LASCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/LASCAS.2016.7451051","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Performance evaluation of optimized transistor networks built using independent-gate FinFET
MOS planar technology has been used in fabrication of integrated circuits in the last decades. However, the short channel effects in the subthreshold operation region are becoming a critical restriction to the channel length reduction. With the use of FinFET devices, the scaling increases due the reduction of short channel effects. FinFET offers the possibility of independent gate controlling that can be efficiently exploited in logic reduction (network optimization), but with direct impact in the electrical performance of logic gates. In this work, it is presented the electrical analysis in terms of signal delay propagation and energy consumption of compacted transistor networks. Different logic gate implementations corresponding to the same Boolean function behavior are compared. The results demonstrate the existing tradeoff between these two parameters.