Jun Liu, Xianjie Wan, Mingyuan Xu, Youhua Wang, Yi Ding, D. Fu
{"title":"具有交叉点和占空比可调能力的DAC高速时钟接收机","authors":"Jun Liu, Xianjie Wan, Mingyuan Xu, Youhua Wang, Yi Ding, D. Fu","doi":"10.1145/3386415.3387009","DOIUrl":null,"url":null,"abstract":"This paper introduces a kind of high speed clock receiver for DAC with cross point and duty cycle adjustable capability. In this paper the circuit realizes cross point and duty cycle adjustable function by changing the node common-mode voltage in the signal path with different ways. It can obtain the satisfying cross point and duty cycle through the negative feedback loop. In the post simulation the cross point of the output clock signal meets the design requirements, and the duty cycle is adjusted from 45% to 50.09%. So the error from the target value is less than 0.1%.","PeriodicalId":250211,"journal":{"name":"Proceedings of the 2nd International Conference on Information Technologies and Electrical Engineering","volume":"42 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-12-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A High Speed Clock Receiver for DAC with Cross point and Duty Cycle Adjustable Capability\",\"authors\":\"Jun Liu, Xianjie Wan, Mingyuan Xu, Youhua Wang, Yi Ding, D. Fu\",\"doi\":\"10.1145/3386415.3387009\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper introduces a kind of high speed clock receiver for DAC with cross point and duty cycle adjustable capability. In this paper the circuit realizes cross point and duty cycle adjustable function by changing the node common-mode voltage in the signal path with different ways. It can obtain the satisfying cross point and duty cycle through the negative feedback loop. In the post simulation the cross point of the output clock signal meets the design requirements, and the duty cycle is adjusted from 45% to 50.09%. So the error from the target value is less than 0.1%.\",\"PeriodicalId\":250211,\"journal\":{\"name\":\"Proceedings of the 2nd International Conference on Information Technologies and Electrical Engineering\",\"volume\":\"42 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-12-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 2nd International Conference on Information Technologies and Electrical Engineering\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1145/3386415.3387009\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 2nd International Conference on Information Technologies and Electrical Engineering","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1145/3386415.3387009","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A High Speed Clock Receiver for DAC with Cross point and Duty Cycle Adjustable Capability
This paper introduces a kind of high speed clock receiver for DAC with cross point and duty cycle adjustable capability. In this paper the circuit realizes cross point and duty cycle adjustable function by changing the node common-mode voltage in the signal path with different ways. It can obtain the satisfying cross point and duty cycle through the negative feedback loop. In the post simulation the cross point of the output clock signal meets the design requirements, and the duty cycle is adjusted from 45% to 50.09%. So the error from the target value is less than 0.1%.