{"title":"用于千兆以太网PHY的10位服务器的实现","authors":"Smrutilekha Samanta, A. Dastidar","doi":"10.1109/MAMI.2015.7456601","DOIUrl":null,"url":null,"abstract":"Serializer/Deserializer (SerDes) is a pair of functional block which play a vital role in many electronic devices used for high speed communication. The basic SerDes function is made up of two functional blocks: the Parallel In Serial Out (PISO) block and the Serial In Parallel Out (SIPO) block. An efficient SerDes offer high speed and low power consumption. In this paper an attempt is made to optimize the design for high speed and low power SerDes for wideband communication such as Ethernet applications. The power consumption and data transfer rate of the proposed design was calculated to be 737 mWand 25Gb/s respectively.","PeriodicalId":108908,"journal":{"name":"2015 International Conference on Man and Machine Interfacing (MAMI)","volume":"80 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Implementation of 10bit SerDes for Gigabit Ethernet PHY\",\"authors\":\"Smrutilekha Samanta, A. Dastidar\",\"doi\":\"10.1109/MAMI.2015.7456601\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Serializer/Deserializer (SerDes) is a pair of functional block which play a vital role in many electronic devices used for high speed communication. The basic SerDes function is made up of two functional blocks: the Parallel In Serial Out (PISO) block and the Serial In Parallel Out (SIPO) block. An efficient SerDes offer high speed and low power consumption. In this paper an attempt is made to optimize the design for high speed and low power SerDes for wideband communication such as Ethernet applications. The power consumption and data transfer rate of the proposed design was calculated to be 737 mWand 25Gb/s respectively.\",\"PeriodicalId\":108908,\"journal\":{\"name\":\"2015 International Conference on Man and Machine Interfacing (MAMI)\",\"volume\":\"80 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 International Conference on Man and Machine Interfacing (MAMI)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MAMI.2015.7456601\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Man and Machine Interfacing (MAMI)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MAMI.2015.7456601","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Implementation of 10bit SerDes for Gigabit Ethernet PHY
Serializer/Deserializer (SerDes) is a pair of functional block which play a vital role in many electronic devices used for high speed communication. The basic SerDes function is made up of two functional blocks: the Parallel In Serial Out (PISO) block and the Serial In Parallel Out (SIPO) block. An efficient SerDes offer high speed and low power consumption. In this paper an attempt is made to optimize the design for high speed and low power SerDes for wideband communication such as Ethernet applications. The power consumption and data transfer rate of the proposed design was calculated to be 737 mWand 25Gb/s respectively.