T. Nguyen, Khoi-Nguyen Le-Huu, T. Bui, Anh-Vu Dinh-Duc
{"title":"一种验证异步电路的新方法和工具","authors":"T. Nguyen, Khoi-Nguyen Le-Huu, T. Bui, Anh-Vu Dinh-Duc","doi":"10.21553/REV-JEC.43","DOIUrl":null,"url":null,"abstract":"EDA tools have been considered long time ago in hardware design. Some tools have also been proposed for asynchronous circuits, an emerged approach to overcome the clock distribution problem, the main drawback of synchronous circuits. However, they are lack of methods for verifying the correctness of the produced circuits. This work is about a new version of the PAiD tool developed at HCMC University of Technology that can enable engineers to design, verify and synthesize asynchronous circuits. Experiments in verifying circuits have been also provided in this work.","PeriodicalId":282211,"journal":{"name":"The 2012 International Conference on Advanced Technologies for Communications","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"A new approach and tool in verifying asynchronous circuits\",\"authors\":\"T. Nguyen, Khoi-Nguyen Le-Huu, T. Bui, Anh-Vu Dinh-Duc\",\"doi\":\"10.21553/REV-JEC.43\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"EDA tools have been considered long time ago in hardware design. Some tools have also been proposed for asynchronous circuits, an emerged approach to overcome the clock distribution problem, the main drawback of synchronous circuits. However, they are lack of methods for verifying the correctness of the produced circuits. This work is about a new version of the PAiD tool developed at HCMC University of Technology that can enable engineers to design, verify and synthesize asynchronous circuits. Experiments in verifying circuits have been also provided in this work.\",\"PeriodicalId\":282211,\"journal\":{\"name\":\"The 2012 International Conference on Advanced Technologies for Communications\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"The 2012 International Conference on Advanced Technologies for Communications\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.21553/REV-JEC.43\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"The 2012 International Conference on Advanced Technologies for Communications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.21553/REV-JEC.43","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A new approach and tool in verifying asynchronous circuits
EDA tools have been considered long time ago in hardware design. Some tools have also been proposed for asynchronous circuits, an emerged approach to overcome the clock distribution problem, the main drawback of synchronous circuits. However, they are lack of methods for verifying the correctness of the produced circuits. This work is about a new version of the PAiD tool developed at HCMC University of Technology that can enable engineers to design, verify and synthesize asynchronous circuits. Experiments in verifying circuits have been also provided in this work.