22nm FD-SOI CMOS中77 GHz雷达的4 / - 8分频电路

László Szilágyi, Songhui Li, Xin Xu, P. V. Testa, M. Gunia, Andres Seidel, C. Carta, W. Finger, F. Ellinger
{"title":"22nm FD-SOI CMOS中77 GHz雷达的4 / - 8分频电路","authors":"László Szilágyi, Songhui Li, Xin Xu, P. V. Testa, M. Gunia, Andres Seidel, C. Carta, W. Finger, F. Ellinger","doi":"10.1109/AMS48904.2020.9059525","DOIUrl":null,"url":null,"abstract":"A divider circuit with selectable divide ratio, by 4 and 8, is designed in the 22 nm FD-SOI CMOS of GLOBALFOUNDRIES. Its application is in 77 GHz radar chirp generation, as pre-scaler from the voltage controlled oscillator (VCO) working at half frequency (37 to 41 GHz). A combination of extended true-phase single clock (ETSPC) and TSPC architecture is used for the divider cell. The pre-scaler realizes a singleended to differential signal conversion as well. Measurements are performed at supply voltages between 0.8 and 1.6 V. The divider can work between 10 and 64 GHz with sensitivities better than −30 dBm around the targeted frequency range of the VCO. DC power consumption is 2.2 mW for a single divider cell while the complete pre-scaler system needs 27 mW at 0.8 V supply.","PeriodicalId":257699,"journal":{"name":"2020 4th Australian Microwave Symposium (AMS)","volume":"42 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-02-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A Divide-by-4 and −8 Circuit for 77 GHz Radar in 22 nm FD-SOI CMOS\",\"authors\":\"László Szilágyi, Songhui Li, Xin Xu, P. V. Testa, M. Gunia, Andres Seidel, C. Carta, W. Finger, F. Ellinger\",\"doi\":\"10.1109/AMS48904.2020.9059525\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A divider circuit with selectable divide ratio, by 4 and 8, is designed in the 22 nm FD-SOI CMOS of GLOBALFOUNDRIES. Its application is in 77 GHz radar chirp generation, as pre-scaler from the voltage controlled oscillator (VCO) working at half frequency (37 to 41 GHz). A combination of extended true-phase single clock (ETSPC) and TSPC architecture is used for the divider cell. The pre-scaler realizes a singleended to differential signal conversion as well. Measurements are performed at supply voltages between 0.8 and 1.6 V. The divider can work between 10 and 64 GHz with sensitivities better than −30 dBm around the targeted frequency range of the VCO. DC power consumption is 2.2 mW for a single divider cell while the complete pre-scaler system needs 27 mW at 0.8 V supply.\",\"PeriodicalId\":257699,\"journal\":{\"name\":\"2020 4th Australian Microwave Symposium (AMS)\",\"volume\":\"42 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-02-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 4th Australian Microwave Symposium (AMS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/AMS48904.2020.9059525\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 4th Australian Microwave Symposium (AMS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/AMS48904.2020.9059525","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

在GLOBALFOUNDRIES的22 nm FD-SOI CMOS上设计了具有可选除比为4和8的分频电路。它的应用是77 GHz雷达啁啾的产生,作为半频率(37至41 GHz)工作的压控振荡器(VCO)的预标器。分频单元采用扩展真相单时钟(ETSPC)和TSPC结构的组合。预标器还实现了单端到差分信号的转换。测量在0.8和1.6 V之间的电源电压进行。分频器工作在10 ~ 64 GHz之间,在VCO的目标频率范围内,灵敏度优于−30 dBm。单个分压器单元的直流功耗为2.2 mW,而完整的预定标系统在0.8 V电源下需要27 mW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A Divide-by-4 and −8 Circuit for 77 GHz Radar in 22 nm FD-SOI CMOS
A divider circuit with selectable divide ratio, by 4 and 8, is designed in the 22 nm FD-SOI CMOS of GLOBALFOUNDRIES. Its application is in 77 GHz radar chirp generation, as pre-scaler from the voltage controlled oscillator (VCO) working at half frequency (37 to 41 GHz). A combination of extended true-phase single clock (ETSPC) and TSPC architecture is used for the divider cell. The pre-scaler realizes a singleended to differential signal conversion as well. Measurements are performed at supply voltages between 0.8 and 1.6 V. The divider can work between 10 and 64 GHz with sensitivities better than −30 dBm around the targeted frequency range of the VCO. DC power consumption is 2.2 mW for a single divider cell while the complete pre-scaler system needs 27 mW at 0.8 V supply.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信