{"title":"基于流水线硬件架构的AES算法速度优化","authors":"Dheeraj Punia, Brahmjit Singh","doi":"10.1109/ICCES45898.2019.9002086","DOIUrl":null,"url":null,"abstract":"Secure encryption algorithms with advanced key executive techniques constantly help to achieve privacy, verification, and security of the data and curtail the overheads of the system. Currently, the prominent cryptographic technique is the Advance Encryption Standard (AES). The 128-bit pipelined cipher AES components adopt the symmetric-block cipher algorithm for encryption of the data. Our application achieves a high-level of encryption of 25.6 Gbps with an effective inter-and-intra-round layout. This module is designed on Xilinx ISE® Design Suite 14.7 and optimized for faster conversion speeds as the module is based on the pipeline architecture to perform the repeated array of operations known as the round. The designed module is suitable for high-security data communication, image processing, and other embedded applications. Pipelined architecture reduces the time associated with each encryption process and decreases the total time it takes for a plaintext block to encrypt.","PeriodicalId":348347,"journal":{"name":"2019 International Conference on Communication and Electronics Systems (ICCES)","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-07-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Speed Optimization of the AES Algorithm Using Pipeline Hardware Architecture\",\"authors\":\"Dheeraj Punia, Brahmjit Singh\",\"doi\":\"10.1109/ICCES45898.2019.9002086\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Secure encryption algorithms with advanced key executive techniques constantly help to achieve privacy, verification, and security of the data and curtail the overheads of the system. Currently, the prominent cryptographic technique is the Advance Encryption Standard (AES). The 128-bit pipelined cipher AES components adopt the symmetric-block cipher algorithm for encryption of the data. Our application achieves a high-level of encryption of 25.6 Gbps with an effective inter-and-intra-round layout. This module is designed on Xilinx ISE® Design Suite 14.7 and optimized for faster conversion speeds as the module is based on the pipeline architecture to perform the repeated array of operations known as the round. The designed module is suitable for high-security data communication, image processing, and other embedded applications. Pipelined architecture reduces the time associated with each encryption process and decreases the total time it takes for a plaintext block to encrypt.\",\"PeriodicalId\":348347,\"journal\":{\"name\":\"2019 International Conference on Communication and Electronics Systems (ICCES)\",\"volume\":\"21 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-07-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 International Conference on Communication and Electronics Systems (ICCES)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCES45898.2019.9002086\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International Conference on Communication and Electronics Systems (ICCES)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCES45898.2019.9002086","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
摘要
具有高级密钥执行技术的安全加密算法不断帮助实现数据的隐私、验证和安全性,并减少系统的开销。目前,主要的加密技术是高级加密标准AES (advanced Encryption Standard)。128位流水线密码AES组件采用对称分组密码算法对数据进行加密。我们的应用程序通过有效的轮间和轮内布局实现了25.6 Gbps的高级加密。该模块是在Xilinx ISE®Design Suite 14.7上设计的,并针对更快的转换速度进行了优化,因为该模块基于流水线架构来执行称为轮的重复操作数组。设计的模块适用于高安全性的数据通信、图像处理等嵌入式应用。流水线架构减少了与每个加密过程相关的时间,并减少了明文块加密所需的总时间。
Speed Optimization of the AES Algorithm Using Pipeline Hardware Architecture
Secure encryption algorithms with advanced key executive techniques constantly help to achieve privacy, verification, and security of the data and curtail the overheads of the system. Currently, the prominent cryptographic technique is the Advance Encryption Standard (AES). The 128-bit pipelined cipher AES components adopt the symmetric-block cipher algorithm for encryption of the data. Our application achieves a high-level of encryption of 25.6 Gbps with an effective inter-and-intra-round layout. This module is designed on Xilinx ISE® Design Suite 14.7 and optimized for faster conversion speeds as the module is based on the pipeline architecture to perform the repeated array of operations known as the round. The designed module is suitable for high-security data communication, image processing, and other embedded applications. Pipelined architecture reduces the time associated with each encryption process and decreases the total time it takes for a plaintext block to encrypt.