一种MTCMOS亚阈值泄漏降低算法

S. Sharroush
{"title":"一种MTCMOS亚阈值泄漏降低算法","authors":"S. Sharroush","doi":"10.1109/NILES50944.2020.9257933","DOIUrl":null,"url":null,"abstract":"CMOS circuits that contain multiple branches in the pull-down network (PDN) suffer from the trade-off between the leakage-power reduction and the improvement of the propagation delay. As a solution, multiple threshold voltages can be used in order to reduce the subthreshold leakage in some paths while maintaining the speed requirement in others. In this paper, a novel multiple threshold-voltage CMOS (MTCMOS) subthreshold-leakage reduction algorithm is presented that optimizes the design of CMOS circuits with several branches in the PDN. Specifically, the threshold voltages of certain devices in the PDN are increased in order to reduce the subthreshold leakage while keeping the current-driving capabilities of these devices within certain limits in order not to degrade the performance. Simulation results using the 45 nm CMOS technology confirms this reduction with no speed penalty.","PeriodicalId":253090,"journal":{"name":"2020 2nd Novel Intelligent and Leading Emerging Sciences Conference (NILES)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2020-10-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"An MTCMOS Subthreshold-Leakage Reduction Algorithm\",\"authors\":\"S. Sharroush\",\"doi\":\"10.1109/NILES50944.2020.9257933\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"CMOS circuits that contain multiple branches in the pull-down network (PDN) suffer from the trade-off between the leakage-power reduction and the improvement of the propagation delay. As a solution, multiple threshold voltages can be used in order to reduce the subthreshold leakage in some paths while maintaining the speed requirement in others. In this paper, a novel multiple threshold-voltage CMOS (MTCMOS) subthreshold-leakage reduction algorithm is presented that optimizes the design of CMOS circuits with several branches in the PDN. Specifically, the threshold voltages of certain devices in the PDN are increased in order to reduce the subthreshold leakage while keeping the current-driving capabilities of these devices within certain limits in order not to degrade the performance. Simulation results using the 45 nm CMOS technology confirms this reduction with no speed penalty.\",\"PeriodicalId\":253090,\"journal\":{\"name\":\"2020 2nd Novel Intelligent and Leading Emerging Sciences Conference (NILES)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-10-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 2nd Novel Intelligent and Leading Emerging Sciences Conference (NILES)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NILES50944.2020.9257933\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 2nd Novel Intelligent and Leading Emerging Sciences Conference (NILES)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NILES50944.2020.9257933","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

在下拉网络(PDN)中包含多个支路的CMOS电路需要在降低泄漏功率和改善传播延迟之间进行权衡。作为一种解决方案,可以使用多个阈值电压,以减少某些路径的亚阈值泄漏,同时保持其他路径的速度要求。本文提出了一种新的多阈值电压CMOS (MTCMOS)亚阈值泄漏降低算法,该算法对PDN中多支路CMOS电路的设计进行了优化。具体来说,提高PDN中某些器件的阈值电压是为了减少亚阈值泄漏,同时将这些器件的电流驱动能力保持在一定范围内,以免降低性能。使用45纳米CMOS技术的仿真结果证实了这种降低,没有速度损失。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
An MTCMOS Subthreshold-Leakage Reduction Algorithm
CMOS circuits that contain multiple branches in the pull-down network (PDN) suffer from the trade-off between the leakage-power reduction and the improvement of the propagation delay. As a solution, multiple threshold voltages can be used in order to reduce the subthreshold leakage in some paths while maintaining the speed requirement in others. In this paper, a novel multiple threshold-voltage CMOS (MTCMOS) subthreshold-leakage reduction algorithm is presented that optimizes the design of CMOS circuits with several branches in the PDN. Specifically, the threshold voltages of certain devices in the PDN are increased in order to reduce the subthreshold leakage while keeping the current-driving capabilities of these devices within certain limits in order not to degrade the performance. Simulation results using the 45 nm CMOS technology confirms this reduction with no speed penalty.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信