{"title":"片上高速缓存存储器弹性","authors":"S. Hwang, G. Choi","doi":"10.1109/HASE.1998.731620","DOIUrl":null,"url":null,"abstract":"This paper investigates the system-level impact of soft errors occurring in cache memory and proposes a novel cache-memory design approach for improving the soft-error resilience. Radiation experiments are conducted to quantify the severity of errors attributed to transients occurring in a cache memory subsystem. Simulation-based fault injections are then conducted to determine major failure modes and to assess the cost/benefits in cache memory designs/configuration alternatives. The performance, reliability, and overhead for each design configuration, e.g., cache block-size and write policy, are studied. The results indicate that the performance enhancement approaches using large cache block-sizes can adversely affect the soft-error sensitivity of the system. Write-through cache design is more susceptible to incomplete/incorrect program termination, while write-back cache design is more prone to data corruptions. A resilient cache design scheme, selective set invalidation (SSI), that better scrubs the cache-memory errors is proposed and evaluated.","PeriodicalId":340424,"journal":{"name":"Proceedings Third IEEE International High-Assurance Systems Engineering Symposium (Cat. No.98EX231)","volume":"65 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1998-11-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"On-chip cache memory resilience\",\"authors\":\"S. Hwang, G. Choi\",\"doi\":\"10.1109/HASE.1998.731620\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper investigates the system-level impact of soft errors occurring in cache memory and proposes a novel cache-memory design approach for improving the soft-error resilience. Radiation experiments are conducted to quantify the severity of errors attributed to transients occurring in a cache memory subsystem. Simulation-based fault injections are then conducted to determine major failure modes and to assess the cost/benefits in cache memory designs/configuration alternatives. The performance, reliability, and overhead for each design configuration, e.g., cache block-size and write policy, are studied. The results indicate that the performance enhancement approaches using large cache block-sizes can adversely affect the soft-error sensitivity of the system. Write-through cache design is more susceptible to incomplete/incorrect program termination, while write-back cache design is more prone to data corruptions. A resilient cache design scheme, selective set invalidation (SSI), that better scrubs the cache-memory errors is proposed and evaluated.\",\"PeriodicalId\":340424,\"journal\":{\"name\":\"Proceedings Third IEEE International High-Assurance Systems Engineering Symposium (Cat. No.98EX231)\",\"volume\":\"65 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1998-11-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings Third IEEE International High-Assurance Systems Engineering Symposium (Cat. No.98EX231)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/HASE.1998.731620\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings Third IEEE International High-Assurance Systems Engineering Symposium (Cat. No.98EX231)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/HASE.1998.731620","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
This paper investigates the system-level impact of soft errors occurring in cache memory and proposes a novel cache-memory design approach for improving the soft-error resilience. Radiation experiments are conducted to quantify the severity of errors attributed to transients occurring in a cache memory subsystem. Simulation-based fault injections are then conducted to determine major failure modes and to assess the cost/benefits in cache memory designs/configuration alternatives. The performance, reliability, and overhead for each design configuration, e.g., cache block-size and write policy, are studied. The results indicate that the performance enhancement approaches using large cache block-sizes can adversely affect the soft-error sensitivity of the system. Write-through cache design is more susceptible to incomplete/incorrect program termination, while write-back cache design is more prone to data corruptions. A resilient cache design scheme, selective set invalidation (SSI), that better scrubs the cache-memory errors is proposed and evaluated.