超大尺寸GaN hemt栅极工艺模块开发的考虑

Ragnar Ferrand-Drake del Castillo, N. Rorsman
{"title":"超大尺寸GaN hemt栅极工艺模块开发的考虑","authors":"Ragnar Ferrand-Drake del Castillo, N. Rorsman","doi":"10.1109/CSW55288.2022.9930349","DOIUrl":null,"url":null,"abstract":"With the overarching goal of attaining mm-wave GaN High Electron Mobility Transistors (HEMTs), vertical and lateral downscaling is of essence. Utilizing Passivation first technology (coupled with mini-FP T-gates), Schottky Gate (SG) is formed by Fluorine plasma etching, where the plasma etching allows highly defined nanoscale gate-length (Lg) features. However, it damages the crystalline structure of the top barrier layer and leads to Fluorine implantation with ramifications on the sheet carrier density(ns), mobility (μ) and threshold-voltage (VTH) shift towards enhancement mode. In this study, CF4 or NF3 etching with varying over etch times are implemented, with high temperature annealing (600–800°C) post gate recess etching to repair crystal structure damages caused by the etch process.","PeriodicalId":382443,"journal":{"name":"2022 Compound Semiconductor Week (CSW)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2022-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Considerations in the development of a gate process module for ultra-scaled GaN HEMTs\",\"authors\":\"Ragnar Ferrand-Drake del Castillo, N. Rorsman\",\"doi\":\"10.1109/CSW55288.2022.9930349\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With the overarching goal of attaining mm-wave GaN High Electron Mobility Transistors (HEMTs), vertical and lateral downscaling is of essence. Utilizing Passivation first technology (coupled with mini-FP T-gates), Schottky Gate (SG) is formed by Fluorine plasma etching, where the plasma etching allows highly defined nanoscale gate-length (Lg) features. However, it damages the crystalline structure of the top barrier layer and leads to Fluorine implantation with ramifications on the sheet carrier density(ns), mobility (μ) and threshold-voltage (VTH) shift towards enhancement mode. In this study, CF4 or NF3 etching with varying over etch times are implemented, with high temperature annealing (600–800°C) post gate recess etching to repair crystal structure damages caused by the etch process.\",\"PeriodicalId\":382443,\"journal\":{\"name\":\"2022 Compound Semiconductor Week (CSW)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-06-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 Compound Semiconductor Week (CSW)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CSW55288.2022.9930349\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 Compound Semiconductor Week (CSW)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CSW55288.2022.9930349","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

为了实现毫米波氮化镓高电子迁移率晶体管(hemt)的总体目标,垂直和横向缩小是必不可少的。利用钝化优先技术(加上mini-FP T-gates),肖特基栅极(SG)由氟等离子体蚀刻形成,其中等离子体蚀刻允许高度定义的纳米级栅极长度(Lg)特征。然而,它破坏了顶层势垒层的晶体结构,导致氟的注入,影响了载流子密度(ns)、迁移率(μ)和阈值电压(VTH)向增强模式的转变。在本研究中,采用不同蚀刻时间的CF4或NF3蚀刻,在栅极凹槽蚀刻后进行高温退火(600-800℃),以修复蚀刻过程中造成的晶体结构损伤。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Considerations in the development of a gate process module for ultra-scaled GaN HEMTs
With the overarching goal of attaining mm-wave GaN High Electron Mobility Transistors (HEMTs), vertical and lateral downscaling is of essence. Utilizing Passivation first technology (coupled with mini-FP T-gates), Schottky Gate (SG) is formed by Fluorine plasma etching, where the plasma etching allows highly defined nanoscale gate-length (Lg) features. However, it damages the crystalline structure of the top barrier layer and leads to Fluorine implantation with ramifications on the sheet carrier density(ns), mobility (μ) and threshold-voltage (VTH) shift towards enhancement mode. In this study, CF4 or NF3 etching with varying over etch times are implemented, with high temperature annealing (600–800°C) post gate recess etching to repair crystal structure damages caused by the etch process.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信