基于隧道场效应管的低电压静态与动态逻辑系列的能源效率

K. Subramanyam, Sadulla Shaik, R. Vaddi
{"title":"基于隧道场效应管的低电压静态与动态逻辑系列的能源效率","authors":"K. Subramanyam, Sadulla Shaik, R. Vaddi","doi":"10.1109/ISVDAT.2014.6881042","DOIUrl":null,"url":null,"abstract":"Tunnel FETs as steep slope devices have attracted attention for achieving energy efficiency at low supply voltages. This paper presents the design of Hetero-junction Tunnel FET (HTFET) based logic gates for static and dynamic logic topologies for the first time. Comparison is also done with 20nm Si FinFET technology with supply voltage scaling. Due to the steep slope characteristics, HTFET topologies have improved energy efficiency in comparison to Si FinFET configurations. It has been observed that HTFET static logic gate (two input NAND) is ~60% more energy efficient then Si FinFET static logic gate. One of the key findings from this work is that HTFET dynamic logic gates outperform HTFET static gates and FinFET designs in terms of energy efficiency due to HTFET's steep slope, low static power and reduced delay values. The HTFET dynamic logic gate has ~65% less energy consumption than HTFET static NAND gate and ~56% less energy consumption than FinFET dynamic NAND gate at Vdd=0.2V.","PeriodicalId":217280,"journal":{"name":"18th International Symposium on VLSI Design and Test","volume":"05 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-07-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"Tunnel FET based low voltage static vs dynamic logic families for energy efficiency\",\"authors\":\"K. Subramanyam, Sadulla Shaik, R. Vaddi\",\"doi\":\"10.1109/ISVDAT.2014.6881042\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Tunnel FETs as steep slope devices have attracted attention for achieving energy efficiency at low supply voltages. This paper presents the design of Hetero-junction Tunnel FET (HTFET) based logic gates for static and dynamic logic topologies for the first time. Comparison is also done with 20nm Si FinFET technology with supply voltage scaling. Due to the steep slope characteristics, HTFET topologies have improved energy efficiency in comparison to Si FinFET configurations. It has been observed that HTFET static logic gate (two input NAND) is ~60% more energy efficient then Si FinFET static logic gate. One of the key findings from this work is that HTFET dynamic logic gates outperform HTFET static gates and FinFET designs in terms of energy efficiency due to HTFET's steep slope, low static power and reduced delay values. The HTFET dynamic logic gate has ~65% less energy consumption than HTFET static NAND gate and ~56% less energy consumption than FinFET dynamic NAND gate at Vdd=0.2V.\",\"PeriodicalId\":217280,\"journal\":{\"name\":\"18th International Symposium on VLSI Design and Test\",\"volume\":\"05 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-07-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"18th International Symposium on VLSI Design and Test\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISVDAT.2014.6881042\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"18th International Symposium on VLSI Design and Test","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISVDAT.2014.6881042","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10

摘要

隧道场效应管作为一种陡坡器件,在低电压下实现高能效已引起人们的关注。本文首次提出了基于异质结隧道场效应管(HTFET)的静态和动态逻辑拓扑逻辑门的设计。比较也做了20纳米硅FinFET技术与电源电压缩放。由于陡坡特性,与硅FinFET结构相比,HTFET拓扑结构提高了能量效率。已经观察到HTFET静态逻辑门(双输入NAND)比Si FinFET静态逻辑门节能约60%。这项工作的一个关键发现是,HTFET动态逻辑门在能效方面优于HTFET静态门和FinFET设计,这是由于HTFET的陡峭斜率、低静态功率和减少延迟值。在Vdd=0.2V时,HTFET动态逻辑门的能耗比HTFET静态NAND门低~65%,比FinFET动态NAND门低~56%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Tunnel FET based low voltage static vs dynamic logic families for energy efficiency
Tunnel FETs as steep slope devices have attracted attention for achieving energy efficiency at low supply voltages. This paper presents the design of Hetero-junction Tunnel FET (HTFET) based logic gates for static and dynamic logic topologies for the first time. Comparison is also done with 20nm Si FinFET technology with supply voltage scaling. Due to the steep slope characteristics, HTFET topologies have improved energy efficiency in comparison to Si FinFET configurations. It has been observed that HTFET static logic gate (two input NAND) is ~60% more energy efficient then Si FinFET static logic gate. One of the key findings from this work is that HTFET dynamic logic gates outperform HTFET static gates and FinFET designs in terms of energy efficiency due to HTFET's steep slope, low static power and reduced delay values. The HTFET dynamic logic gate has ~65% less energy consumption than HTFET static NAND gate and ~56% less energy consumption than FinFET dynamic NAND gate at Vdd=0.2V.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信