新型多晶栅极工程,用于高性能sub- 100nm CMOS器件

K. Uejima, T. Yamamoto, T. Mogami
{"title":"新型多晶栅极工程,用于高性能sub- 100nm CMOS器件","authors":"K. Uejima, T. Yamamoto, T. Mogami","doi":"10.1109/VLSIT.2002.1015421","DOIUrl":null,"url":null,"abstract":"We have developed a design for a polycrystalline (poly-) gate to be used in high performance sub-100 nm CMOS devices. The inversion capacitance (C/sub inv/) in a device with poly-gate was found to obviously decrease as the gate length becomes shorter in the range below 100 nm (C/sub inv/ lowering). The explanation for this C/sub inv/ lowering is as follows: (1) the gate length becoming shorter than the poly-grain size (R/sub G/) and (2) the short dopant-diffusion length from grain boundaries (D/sub H/). Techniques for achieving small values for R/sub G/ and large values for D/sub H/ improved the I/sub D/ figures by +15% for the pFET and by +3% for the nFET that have poly-SiGe gates with L/sub G/=65 nm.","PeriodicalId":103040,"journal":{"name":"2002 Symposium on VLSI Technology. Digest of Technical Papers (Cat. No.01CH37303)","volume":"32 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2002-06-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Novel polycrystalline gate engineering for high performance sub-100 nm CMOS devices\",\"authors\":\"K. Uejima, T. Yamamoto, T. Mogami\",\"doi\":\"10.1109/VLSIT.2002.1015421\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We have developed a design for a polycrystalline (poly-) gate to be used in high performance sub-100 nm CMOS devices. The inversion capacitance (C/sub inv/) in a device with poly-gate was found to obviously decrease as the gate length becomes shorter in the range below 100 nm (C/sub inv/ lowering). The explanation for this C/sub inv/ lowering is as follows: (1) the gate length becoming shorter than the poly-grain size (R/sub G/) and (2) the short dopant-diffusion length from grain boundaries (D/sub H/). Techniques for achieving small values for R/sub G/ and large values for D/sub H/ improved the I/sub D/ figures by +15% for the pFET and by +3% for the nFET that have poly-SiGe gates with L/sub G/=65 nm.\",\"PeriodicalId\":103040,\"journal\":{\"name\":\"2002 Symposium on VLSI Technology. Digest of Technical Papers (Cat. No.01CH37303)\",\"volume\":\"32 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2002-06-11\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2002 Symposium on VLSI Technology. Digest of Technical Papers (Cat. No.01CH37303)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSIT.2002.1015421\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2002 Symposium on VLSI Technology. Digest of Technical Papers (Cat. No.01CH37303)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIT.2002.1015421","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

我们开发了一种用于高性能100纳米以下CMOS器件的多晶栅极设计。在小于100 nm的范围内,随着栅极长度的缩短,器件的反转电容(C/sub inv/)明显减小(C/sub inv/减小)。C/sub / inv/降低的原因是:(1)栅极长度比多晶尺寸短(R/sub G/);(2)晶界掺杂扩散长度短(D/sub H/)。实现R/sub G/小值和D/sub H/大值的技术使fet的I/sub D/数字提高了+15%,使具有L/sub G/=65 nm的多晶硅栅极的fet的I/sub D/数字提高了+3%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Novel polycrystalline gate engineering for high performance sub-100 nm CMOS devices
We have developed a design for a polycrystalline (poly-) gate to be used in high performance sub-100 nm CMOS devices. The inversion capacitance (C/sub inv/) in a device with poly-gate was found to obviously decrease as the gate length becomes shorter in the range below 100 nm (C/sub inv/ lowering). The explanation for this C/sub inv/ lowering is as follows: (1) the gate length becoming shorter than the poly-grain size (R/sub G/) and (2) the short dopant-diffusion length from grain boundaries (D/sub H/). Techniques for achieving small values for R/sub G/ and large values for D/sub H/ improved the I/sub D/ figures by +15% for the pFET and by +3% for the nFET that have poly-SiGe gates with L/sub G/=65 nm.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信