采用两种比较器的高速低功耗折叠和插值ADC,采用CMOS 0.18um技术

W. R. W. Ahmad, S. Hassan, I. Halim, Noor Ezan Abdullah, Ifzuan Mazlan
{"title":"采用两种比较器的高速低功耗折叠和插值ADC,采用CMOS 0.18um技术","authors":"W. R. W. Ahmad, S. Hassan, I. Halim, Noor Ezan Abdullah, Ifzuan Mazlan","doi":"10.1109/SHUSER.2012.6268907","DOIUrl":null,"url":null,"abstract":"This paper describes the design of a 8-bit CMOS folding and interpolating Analog to Digital Converter (ADC) with high speed comparator. The objective of this paper is to design and identify the performance of the ADC with two types of comparator. Another objective of this paper is to minimize the power consumption of the ADC circuit from a comparator. Flash ADC is one of the faster ways to convert any analog signal to a digital signal. It uses folding and interpolating techniques allow each comparator of the ADC to be reused several times over the full scale input range. In addition, interpolating technique can reduce the number of folding circuit required in a folding ADC hence further improve the performance of the ADC in term of capacitive loading and power consumption. Besides that, 70 percent speed of the ADC also depends on the comparator. If we use very fast and stable comparator, the ADC will be more fast and effectively to do the next applications. The simulation results indicate that the comparator design 1 achieved lower power operation rather than comparator design 2 with a minimum number of transistors used, 2GHz of input signal and 497.02mW of power consumption from a single 2V supply based to Gateway Silvaco EDA tools simulation result.","PeriodicalId":426671,"journal":{"name":"2012 IEEE Symposium on Humanities, Science and Engineering Research","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-06-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"High speed with low power folding and interpolating ADC using two types of comparator in CMOS 0.18um technology\",\"authors\":\"W. R. W. Ahmad, S. Hassan, I. Halim, Noor Ezan Abdullah, Ifzuan Mazlan\",\"doi\":\"10.1109/SHUSER.2012.6268907\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes the design of a 8-bit CMOS folding and interpolating Analog to Digital Converter (ADC) with high speed comparator. The objective of this paper is to design and identify the performance of the ADC with two types of comparator. Another objective of this paper is to minimize the power consumption of the ADC circuit from a comparator. Flash ADC is one of the faster ways to convert any analog signal to a digital signal. It uses folding and interpolating techniques allow each comparator of the ADC to be reused several times over the full scale input range. In addition, interpolating technique can reduce the number of folding circuit required in a folding ADC hence further improve the performance of the ADC in term of capacitive loading and power consumption. Besides that, 70 percent speed of the ADC also depends on the comparator. If we use very fast and stable comparator, the ADC will be more fast and effectively to do the next applications. The simulation results indicate that the comparator design 1 achieved lower power operation rather than comparator design 2 with a minimum number of transistors used, 2GHz of input signal and 497.02mW of power consumption from a single 2V supply based to Gateway Silvaco EDA tools simulation result.\",\"PeriodicalId\":426671,\"journal\":{\"name\":\"2012 IEEE Symposium on Humanities, Science and Engineering Research\",\"volume\":\"8 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-06-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE Symposium on Humanities, Science and Engineering Research\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SHUSER.2012.6268907\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE Symposium on Humanities, Science and Engineering Research","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SHUSER.2012.6268907","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

本文介绍了一种带高速比较器的8位CMOS折叠插值模数转换器(ADC)的设计。本文的目的是设计和确定具有两种比较器的ADC的性能。本文的另一个目标是最小化比较器ADC电路的功耗。Flash ADC是将任何模拟信号转换为数字信号的更快的方法之一。它使用折叠和插值技术,允许ADC的每个比较器在满量程输入范围内重复使用几次。此外,内插技术可以减少折叠ADC所需的折叠电路数量,从而进一步提高ADC在电容负载和功耗方面的性能。除此之外,70%的ADC速度也取决于比较器。如果我们使用非常快速和稳定的比较器,ADC将更快速和有效地进行下一个应用。仿真结果表明,基于Gateway Silvaco EDA工具的仿真结果,比较器设计1比比较器设计2实现了更低的功耗工作,使用的晶体管数量最少,输入信号为2GHz,单2V电源功耗为497.02mW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
High speed with low power folding and interpolating ADC using two types of comparator in CMOS 0.18um technology
This paper describes the design of a 8-bit CMOS folding and interpolating Analog to Digital Converter (ADC) with high speed comparator. The objective of this paper is to design and identify the performance of the ADC with two types of comparator. Another objective of this paper is to minimize the power consumption of the ADC circuit from a comparator. Flash ADC is one of the faster ways to convert any analog signal to a digital signal. It uses folding and interpolating techniques allow each comparator of the ADC to be reused several times over the full scale input range. In addition, interpolating technique can reduce the number of folding circuit required in a folding ADC hence further improve the performance of the ADC in term of capacitive loading and power consumption. Besides that, 70 percent speed of the ADC also depends on the comparator. If we use very fast and stable comparator, the ADC will be more fast and effectively to do the next applications. The simulation results indicate that the comparator design 1 achieved lower power operation rather than comparator design 2 with a minimum number of transistors used, 2GHz of input signal and 497.02mW of power consumption from a single 2V supply based to Gateway Silvaco EDA tools simulation result.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信