基于VLSI DSP技术的低资源利用率LTE PCFICH接收机结构中最大似然排列的性能分析

S. Syed Ameer Abbas, D. Selvathi, G. Shobana, S. Thiruvengadam
{"title":"基于VLSI DSP技术的低资源利用率LTE PCFICH接收机结构中最大似然排列的性能分析","authors":"S. Syed Ameer Abbas, D. Selvathi, G. Shobana, S. Thiruvengadam","doi":"10.1109/CNT.2014.7062759","DOIUrl":null,"url":null,"abstract":"In Long Term Evolution (LTE) downlink systems, the Physical Control Format Indicator Channel (PCFICH) carries the control information about the number of Orthogonal Frequency Division Multiplexing (OFDM) symbols used for transmission of control information. In this paper, receiver structure using argument maximum in maximum likelihood (ML) algorithm that utilizes less hardware are proposed and implemented for decoding the CFI value. The proposed architectures are implemented in Virtex-6 xc6vlx240tff1156-1 FPGA device for various antenna configurations at base station and User Equipment (UE). The performance of the proposed architectures is analyzed and compared with the architecture already designed using argument minimum and direct methods in terms of timing cycles and resource complexity. It is shown that the proposed architectures use fewer amounts of hardware resources in FPGA compared to other methods.","PeriodicalId":347883,"journal":{"name":"2014 International Conference on Communication and Network Technologies","volume":"252 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Performance analysis of maximum likelihood arrangement in the receiver structure for LTE PCFICH aiming at low resource utilization using VLSI DSP techniques\",\"authors\":\"S. Syed Ameer Abbas, D. Selvathi, G. Shobana, S. Thiruvengadam\",\"doi\":\"10.1109/CNT.2014.7062759\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In Long Term Evolution (LTE) downlink systems, the Physical Control Format Indicator Channel (PCFICH) carries the control information about the number of Orthogonal Frequency Division Multiplexing (OFDM) symbols used for transmission of control information. In this paper, receiver structure using argument maximum in maximum likelihood (ML) algorithm that utilizes less hardware are proposed and implemented for decoding the CFI value. The proposed architectures are implemented in Virtex-6 xc6vlx240tff1156-1 FPGA device for various antenna configurations at base station and User Equipment (UE). The performance of the proposed architectures is analyzed and compared with the architecture already designed using argument minimum and direct methods in terms of timing cycles and resource complexity. It is shown that the proposed architectures use fewer amounts of hardware resources in FPGA compared to other methods.\",\"PeriodicalId\":347883,\"journal\":{\"name\":\"2014 International Conference on Communication and Network Technologies\",\"volume\":\"252 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 International Conference on Communication and Network Technologies\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CNT.2014.7062759\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 International Conference on Communication and Network Technologies","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CNT.2014.7062759","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

在长期演进(LTE)下行链路系统中,物理控制格式指示信道(PCFICH)携带有关用于传输控制信息的正交频分复用(OFDM)符号数量的控制信息。本文提出并实现了一种使用最大似然(ML)算法中参数最大值的接收机结构,该结构使用较少的硬件来解码CFI值。所提出的架构在Virtex-6 xc6vlx240tff1156-1 FPGA器件中实现,用于基站和用户设备(UE)的各种天线配置。在时间周期和资源复杂度方面,对所提出的体系结构的性能进行了分析,并与使用参数最小和直接方法设计的体系结构进行了比较。结果表明,与其他方法相比,所提出的架构在FPGA中使用的硬件资源较少。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Performance analysis of maximum likelihood arrangement in the receiver structure for LTE PCFICH aiming at low resource utilization using VLSI DSP techniques
In Long Term Evolution (LTE) downlink systems, the Physical Control Format Indicator Channel (PCFICH) carries the control information about the number of Orthogonal Frequency Division Multiplexing (OFDM) symbols used for transmission of control information. In this paper, receiver structure using argument maximum in maximum likelihood (ML) algorithm that utilizes less hardware are proposed and implemented for decoding the CFI value. The proposed architectures are implemented in Virtex-6 xc6vlx240tff1156-1 FPGA device for various antenna configurations at base station and User Equipment (UE). The performance of the proposed architectures is analyzed and compared with the architecture already designed using argument minimum and direct methods in terms of timing cycles and resource complexity. It is shown that the proposed architectures use fewer amounts of hardware resources in FPGA compared to other methods.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信