{"title":"基于高速设计值的低功耗高速编解码器电路设计","authors":"Abin Satheesan, S. Geethiga","doi":"10.1109/ICACCE46606.2019.9079950","DOIUrl":null,"url":null,"abstract":"Nowadays, the rapid improvement in CMOS technology to reduce power and area and to increase the speed of chip is mainly consideredin research field. In this paper power dissipation and delay are reduced using Transmission Gate Logic(TGL), which are the most challenging factor in CMOS VLSI Design. The power reduction is achieved without compromising the performance. It is difficult to design such devices because tradeoff between power consumption and speed is a major concern. The encoders and decoders in this paper are designed using proposed TGL by which trade off problems can be eliminated to a greater extend. The number of transistors reducedis four in AND Gate. In OR Gate the power is reduced more than half even with two transistors increased in proposed design. The circuits are designed using 45nm technology in CADENCE VIRTUOSO and the performance parameters are analyzed.","PeriodicalId":317123,"journal":{"name":"2019 International Conference on Advances in Computing and Communication Engineering (ICACCE)","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A Design of Low Power and High Speed Encoder and Decoder Circuits by Re-Evaluating High Speed Design Values\",\"authors\":\"Abin Satheesan, S. Geethiga\",\"doi\":\"10.1109/ICACCE46606.2019.9079950\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Nowadays, the rapid improvement in CMOS technology to reduce power and area and to increase the speed of chip is mainly consideredin research field. In this paper power dissipation and delay are reduced using Transmission Gate Logic(TGL), which are the most challenging factor in CMOS VLSI Design. The power reduction is achieved without compromising the performance. It is difficult to design such devices because tradeoff between power consumption and speed is a major concern. The encoders and decoders in this paper are designed using proposed TGL by which trade off problems can be eliminated to a greater extend. The number of transistors reducedis four in AND Gate. In OR Gate the power is reduced more than half even with two transistors increased in proposed design. The circuits are designed using 45nm technology in CADENCE VIRTUOSO and the performance parameters are analyzed.\",\"PeriodicalId\":317123,\"journal\":{\"name\":\"2019 International Conference on Advances in Computing and Communication Engineering (ICACCE)\",\"volume\":\"4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-04-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 International Conference on Advances in Computing and Communication Engineering (ICACCE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICACCE46606.2019.9079950\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International Conference on Advances in Computing and Communication Engineering (ICACCE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICACCE46606.2019.9079950","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A Design of Low Power and High Speed Encoder and Decoder Circuits by Re-Evaluating High Speed Design Values
Nowadays, the rapid improvement in CMOS technology to reduce power and area and to increase the speed of chip is mainly consideredin research field. In this paper power dissipation and delay are reduced using Transmission Gate Logic(TGL), which are the most challenging factor in CMOS VLSI Design. The power reduction is achieved without compromising the performance. It is difficult to design such devices because tradeoff between power consumption and speed is a major concern. The encoders and decoders in this paper are designed using proposed TGL by which trade off problems can be eliminated to a greater extend. The number of transistors reducedis four in AND Gate. In OR Gate the power is reduced more than half even with two transistors increased in proposed design. The circuits are designed using 45nm technology in CADENCE VIRTUOSO and the performance parameters are analyzed.