基于高速设计值的低功耗高速编解码器电路设计

Abin Satheesan, S. Geethiga
{"title":"基于高速设计值的低功耗高速编解码器电路设计","authors":"Abin Satheesan, S. Geethiga","doi":"10.1109/ICACCE46606.2019.9079950","DOIUrl":null,"url":null,"abstract":"Nowadays, the rapid improvement in CMOS technology to reduce power and area and to increase the speed of chip is mainly consideredin research field. In this paper power dissipation and delay are reduced using Transmission Gate Logic(TGL), which are the most challenging factor in CMOS VLSI Design. The power reduction is achieved without compromising the performance. It is difficult to design such devices because tradeoff between power consumption and speed is a major concern. The encoders and decoders in this paper are designed using proposed TGL by which trade off problems can be eliminated to a greater extend. The number of transistors reducedis four in AND Gate. In OR Gate the power is reduced more than half even with two transistors increased in proposed design. The circuits are designed using 45nm technology in CADENCE VIRTUOSO and the performance parameters are analyzed.","PeriodicalId":317123,"journal":{"name":"2019 International Conference on Advances in Computing and Communication Engineering (ICACCE)","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A Design of Low Power and High Speed Encoder and Decoder Circuits by Re-Evaluating High Speed Design Values\",\"authors\":\"Abin Satheesan, S. Geethiga\",\"doi\":\"10.1109/ICACCE46606.2019.9079950\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Nowadays, the rapid improvement in CMOS technology to reduce power and area and to increase the speed of chip is mainly consideredin research field. In this paper power dissipation and delay are reduced using Transmission Gate Logic(TGL), which are the most challenging factor in CMOS VLSI Design. The power reduction is achieved without compromising the performance. It is difficult to design such devices because tradeoff between power consumption and speed is a major concern. The encoders and decoders in this paper are designed using proposed TGL by which trade off problems can be eliminated to a greater extend. The number of transistors reducedis four in AND Gate. In OR Gate the power is reduced more than half even with two transistors increased in proposed design. The circuits are designed using 45nm technology in CADENCE VIRTUOSO and the performance parameters are analyzed.\",\"PeriodicalId\":317123,\"journal\":{\"name\":\"2019 International Conference on Advances in Computing and Communication Engineering (ICACCE)\",\"volume\":\"4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-04-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 International Conference on Advances in Computing and Communication Engineering (ICACCE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICACCE46606.2019.9079950\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International Conference on Advances in Computing and Communication Engineering (ICACCE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICACCE46606.2019.9079950","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

目前,研究领域主要考虑的是CMOS技术的快速改进,以降低功耗和面积,提高芯片的速度。本文采用传输门逻辑(TGL)来降低功耗和延迟,这是CMOS VLSI设计中最具挑战性的因素。在不影响性能的情况下实现了功耗降低。设计这样的设备很困难,因为功耗和速度之间的权衡是一个主要问题。本文所设计的编码器和解码器都是使用所提出的TGL来设计的,通过该TGL可以更大程度地消除权衡问题。晶体管的数量减少到4个。在OR门中,即使增加两个晶体管,功耗也降低了一半以上。在CADENCE VIRTUOSO中采用45nm工艺设计电路,并对其性能参数进行了分析。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A Design of Low Power and High Speed Encoder and Decoder Circuits by Re-Evaluating High Speed Design Values
Nowadays, the rapid improvement in CMOS technology to reduce power and area and to increase the speed of chip is mainly consideredin research field. In this paper power dissipation and delay are reduced using Transmission Gate Logic(TGL), which are the most challenging factor in CMOS VLSI Design. The power reduction is achieved without compromising the performance. It is difficult to design such devices because tradeoff between power consumption and speed is a major concern. The encoders and decoders in this paper are designed using proposed TGL by which trade off problems can be eliminated to a greater extend. The number of transistors reducedis four in AND Gate. In OR Gate the power is reduced more than half even with two transistors increased in proposed design. The circuits are designed using 45nm technology in CADENCE VIRTUOSO and the performance parameters are analyzed.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信