Ichraf Chatti, Abdessalem Ben Abdelali, Houda Ben Amor, A. Mtibaa
{"title":"基于2D-BinDCT的提升方案建模与仿真及其在动态可重构SOC中的集成","authors":"Ichraf Chatti, Abdessalem Ben Abdelali, Houda Ben Amor, A. Mtibaa","doi":"10.1109/STA.2015.7505165","DOIUrl":null,"url":null,"abstract":"The Discrete Cosine Transform (DCT) is the most widely used transform for image compression. The DCT approximation or the Binary Discrete Transform (BinDCT) [1] has shown to be a promising alternative to the DCT for its implementation simplicity, close performance and compatibility to the DCT. In this paper, we aim to present efficient VLSI architectures with a low BinDCT complexity implementation. We explore the design of a hardware BinDCT accelerator, the simulation and implementation of the different proposed architectures for a virtex6 FPGA device and its integration in a dynamically reconfigurable SOC. An IP interface was adopted to be able to integrate the proposed hardware accelerator in a SOC. The dynamic partial reconfiguration technique was applied to toggle between the original DCT and BinDCT versions depending on the application requirement. Complete hardware cores, which can be integrated directly in a SOC, was elaborated in order to accelerate the DCT or the BinDCT transform calculation.","PeriodicalId":128530,"journal":{"name":"2015 16th International Conference on Sciences and Techniques of Automatic Control and Computer Engineering (STA)","volume":"63 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Modeling and simulation of 2D-BinDCT based lifting scheme and its integration in a dynamically reconfigurable SOC\",\"authors\":\"Ichraf Chatti, Abdessalem Ben Abdelali, Houda Ben Amor, A. Mtibaa\",\"doi\":\"10.1109/STA.2015.7505165\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The Discrete Cosine Transform (DCT) is the most widely used transform for image compression. The DCT approximation or the Binary Discrete Transform (BinDCT) [1] has shown to be a promising alternative to the DCT for its implementation simplicity, close performance and compatibility to the DCT. In this paper, we aim to present efficient VLSI architectures with a low BinDCT complexity implementation. We explore the design of a hardware BinDCT accelerator, the simulation and implementation of the different proposed architectures for a virtex6 FPGA device and its integration in a dynamically reconfigurable SOC. An IP interface was adopted to be able to integrate the proposed hardware accelerator in a SOC. The dynamic partial reconfiguration technique was applied to toggle between the original DCT and BinDCT versions depending on the application requirement. Complete hardware cores, which can be integrated directly in a SOC, was elaborated in order to accelerate the DCT or the BinDCT transform calculation.\",\"PeriodicalId\":128530,\"journal\":{\"name\":\"2015 16th International Conference on Sciences and Techniques of Automatic Control and Computer Engineering (STA)\",\"volume\":\"63 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 16th International Conference on Sciences and Techniques of Automatic Control and Computer Engineering (STA)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/STA.2015.7505165\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 16th International Conference on Sciences and Techniques of Automatic Control and Computer Engineering (STA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/STA.2015.7505165","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Modeling and simulation of 2D-BinDCT based lifting scheme and its integration in a dynamically reconfigurable SOC
The Discrete Cosine Transform (DCT) is the most widely used transform for image compression. The DCT approximation or the Binary Discrete Transform (BinDCT) [1] has shown to be a promising alternative to the DCT for its implementation simplicity, close performance and compatibility to the DCT. In this paper, we aim to present efficient VLSI architectures with a low BinDCT complexity implementation. We explore the design of a hardware BinDCT accelerator, the simulation and implementation of the different proposed architectures for a virtex6 FPGA device and its integration in a dynamically reconfigurable SOC. An IP interface was adopted to be able to integrate the proposed hardware accelerator in a SOC. The dynamic partial reconfiguration technique was applied to toggle between the original DCT and BinDCT versions depending on the application requirement. Complete hardware cores, which can be integrated directly in a SOC, was elaborated in order to accelerate the DCT or the BinDCT transform calculation.