基于2D-BinDCT的提升方案建模与仿真及其在动态可重构SOC中的集成

Ichraf Chatti, Abdessalem Ben Abdelali, Houda Ben Amor, A. Mtibaa
{"title":"基于2D-BinDCT的提升方案建模与仿真及其在动态可重构SOC中的集成","authors":"Ichraf Chatti, Abdessalem Ben Abdelali, Houda Ben Amor, A. Mtibaa","doi":"10.1109/STA.2015.7505165","DOIUrl":null,"url":null,"abstract":"The Discrete Cosine Transform (DCT) is the most widely used transform for image compression. The DCT approximation or the Binary Discrete Transform (BinDCT) [1] has shown to be a promising alternative to the DCT for its implementation simplicity, close performance and compatibility to the DCT. In this paper, we aim to present efficient VLSI architectures with a low BinDCT complexity implementation. We explore the design of a hardware BinDCT accelerator, the simulation and implementation of the different proposed architectures for a virtex6 FPGA device and its integration in a dynamically reconfigurable SOC. An IP interface was adopted to be able to integrate the proposed hardware accelerator in a SOC. The dynamic partial reconfiguration technique was applied to toggle between the original DCT and BinDCT versions depending on the application requirement. Complete hardware cores, which can be integrated directly in a SOC, was elaborated in order to accelerate the DCT or the BinDCT transform calculation.","PeriodicalId":128530,"journal":{"name":"2015 16th International Conference on Sciences and Techniques of Automatic Control and Computer Engineering (STA)","volume":"63 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Modeling and simulation of 2D-BinDCT based lifting scheme and its integration in a dynamically reconfigurable SOC\",\"authors\":\"Ichraf Chatti, Abdessalem Ben Abdelali, Houda Ben Amor, A. Mtibaa\",\"doi\":\"10.1109/STA.2015.7505165\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The Discrete Cosine Transform (DCT) is the most widely used transform for image compression. The DCT approximation or the Binary Discrete Transform (BinDCT) [1] has shown to be a promising alternative to the DCT for its implementation simplicity, close performance and compatibility to the DCT. In this paper, we aim to present efficient VLSI architectures with a low BinDCT complexity implementation. We explore the design of a hardware BinDCT accelerator, the simulation and implementation of the different proposed architectures for a virtex6 FPGA device and its integration in a dynamically reconfigurable SOC. An IP interface was adopted to be able to integrate the proposed hardware accelerator in a SOC. The dynamic partial reconfiguration technique was applied to toggle between the original DCT and BinDCT versions depending on the application requirement. Complete hardware cores, which can be integrated directly in a SOC, was elaborated in order to accelerate the DCT or the BinDCT transform calculation.\",\"PeriodicalId\":128530,\"journal\":{\"name\":\"2015 16th International Conference on Sciences and Techniques of Automatic Control and Computer Engineering (STA)\",\"volume\":\"63 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 16th International Conference on Sciences and Techniques of Automatic Control and Computer Engineering (STA)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/STA.2015.7505165\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 16th International Conference on Sciences and Techniques of Automatic Control and Computer Engineering (STA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/STA.2015.7505165","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

离散余弦变换(DCT)是应用最广泛的图像压缩变换。DCT近似或二进制离散变换(BinDCT)[1]已被证明是DCT的一个有前途的替代方案,因为它实现简单,性能接近,与DCT兼容。在本文中,我们的目标是提供具有低BinDCT复杂度实现的高效VLSI架构。我们探索了硬件BinDCT加速器的设计,virtex6 FPGA器件的不同架构的仿真和实现,以及其在动态可重构SOC中的集成。为了能够将所提出的硬件加速器集成到SOC中,采用了IP接口。根据应用需求,采用动态部分重构技术在原始DCT和BinDCT版本之间进行切换。为了加速DCT或BinDCT变换计算,阐述了可直接集成到SOC中的完整硬件内核。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Modeling and simulation of 2D-BinDCT based lifting scheme and its integration in a dynamically reconfigurable SOC
The Discrete Cosine Transform (DCT) is the most widely used transform for image compression. The DCT approximation or the Binary Discrete Transform (BinDCT) [1] has shown to be a promising alternative to the DCT for its implementation simplicity, close performance and compatibility to the DCT. In this paper, we aim to present efficient VLSI architectures with a low BinDCT complexity implementation. We explore the design of a hardware BinDCT accelerator, the simulation and implementation of the different proposed architectures for a virtex6 FPGA device and its integration in a dynamically reconfigurable SOC. An IP interface was adopted to be able to integrate the proposed hardware accelerator in a SOC. The dynamic partial reconfiguration technique was applied to toggle between the original DCT and BinDCT versions depending on the application requirement. Complete hardware cores, which can be integrated directly in a SOC, was elaborated in order to accelerate the DCT or the BinDCT transform calculation.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信