{"title":"一个简单的对策,以减轻缓冲溢出攻击,使用极简的硬件集成软件仿真的FPGA","authors":"S. Sayeeshwari, E. Prabhu","doi":"10.1109/CONECCT55679.2022.9865767","DOIUrl":null,"url":null,"abstract":"Buffer overflow attack in FPGAs is a persisting problem in the industry and various solutions to mitigate these vulnerabilities are continuously being addressed by manufacturers. A simple and effective mitigation method is proposed and simulated in Vivado using Verilog codes. Checking of bounds of the buffer memory, accompanied by using minimalistic number of logic gates as an encryption method, was simulated and demonstrated to successfully function as a strong countermeasure to this vulnerability.","PeriodicalId":380005,"journal":{"name":"2022 IEEE International Conference on Electronics, Computing and Communication Technologies (CONECCT)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-07-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"A simple countermeasure to mitigate buffer overflow attack using minimalistic hardware-integrated software simulation for FPGA\",\"authors\":\"S. Sayeeshwari, E. Prabhu\",\"doi\":\"10.1109/CONECCT55679.2022.9865767\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Buffer overflow attack in FPGAs is a persisting problem in the industry and various solutions to mitigate these vulnerabilities are continuously being addressed by manufacturers. A simple and effective mitigation method is proposed and simulated in Vivado using Verilog codes. Checking of bounds of the buffer memory, accompanied by using minimalistic number of logic gates as an encryption method, was simulated and demonstrated to successfully function as a strong countermeasure to this vulnerability.\",\"PeriodicalId\":380005,\"journal\":{\"name\":\"2022 IEEE International Conference on Electronics, Computing and Communication Technologies (CONECCT)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-07-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE International Conference on Electronics, Computing and Communication Technologies (CONECCT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CONECCT55679.2022.9865767\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE International Conference on Electronics, Computing and Communication Technologies (CONECCT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CONECCT55679.2022.9865767","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A simple countermeasure to mitigate buffer overflow attack using minimalistic hardware-integrated software simulation for FPGA
Buffer overflow attack in FPGAs is a persisting problem in the industry and various solutions to mitigate these vulnerabilities are continuously being addressed by manufacturers. A simple and effective mitigation method is proposed and simulated in Vivado using Verilog codes. Checking of bounds of the buffer memory, accompanied by using minimalistic number of logic gates as an encryption method, was simulated and demonstrated to successfully function as a strong countermeasure to this vulnerability.