用65nm CMOS速度监控电路测量片上数字Idn和Idp

H. Notani, M. Fujii, H. Suzuki, H. Makino, H. Shinohara
{"title":"用65nm CMOS速度监控电路测量片上数字Idn和Idp","authors":"H. Notani, M. Fujii, H. Suzuki, H. Makino, H. Shinohara","doi":"10.1109/ASSCC.2008.4708813","DOIUrl":null,"url":null,"abstract":"An on-chip digital I<sub>ds</sub> measurement method is proposed in this report. In the proposed method, I<sub>ds</sub> is digitally derived from the two values measured by three ring oscillators with PN balanced, N-rich, and P-rich inverters. The first value is the frequency of the PN balanced inverter ring. The second value is the frequency difference between the N-rich and the P-rich inverter rings. The post-digital processing derives NMOS I<sub>ds</sub> (I<sub>dn</sub>) and PMOS I<sub>ds</sub> (I<sub>dp</sub>) separately. The monitor circuit was implemented by 65 nm CMOS technology. The mismatch error between the first I<sub>ds</sub> calculated from measured frequencies, and the second I<sub>ds</sub> directly measured for reference, was analyzed. The standard deviations of the mismatch error in I<sub>dn</sub> and I<sub>dp</sub> are 1.64% and 1.09%, respectively. The margin of 3sigma is within 5% which is our target tolerance for a practical application.","PeriodicalId":143173,"journal":{"name":"2008 IEEE Asian Solid-State Circuits Conference","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-12-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":"{\"title\":\"On-chip digital Idn and Idp measurement by 65 nm CMOS speed monitor circuit\",\"authors\":\"H. Notani, M. Fujii, H. Suzuki, H. Makino, H. Shinohara\",\"doi\":\"10.1109/ASSCC.2008.4708813\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"An on-chip digital I<sub>ds</sub> measurement method is proposed in this report. In the proposed method, I<sub>ds</sub> is digitally derived from the two values measured by three ring oscillators with PN balanced, N-rich, and P-rich inverters. The first value is the frequency of the PN balanced inverter ring. The second value is the frequency difference between the N-rich and the P-rich inverter rings. The post-digital processing derives NMOS I<sub>ds</sub> (I<sub>dn</sub>) and PMOS I<sub>ds</sub> (I<sub>dp</sub>) separately. The monitor circuit was implemented by 65 nm CMOS technology. The mismatch error between the first I<sub>ds</sub> calculated from measured frequencies, and the second I<sub>ds</sub> directly measured for reference, was analyzed. The standard deviations of the mismatch error in I<sub>dn</sub> and I<sub>dp</sub> are 1.64% and 1.09%, respectively. The margin of 3sigma is within 5% which is our target tolerance for a practical application.\",\"PeriodicalId\":143173,\"journal\":{\"name\":\"2008 IEEE Asian Solid-State Circuits Conference\",\"volume\":\"4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-12-12\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"9\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 IEEE Asian Solid-State Circuits Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASSCC.2008.4708813\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 IEEE Asian Solid-State Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASSCC.2008.4708813","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

摘要

本文提出了一种片上数字id测量方法。在所提出的方法中,Ids由三个环振荡器的PN平衡、富n和富p逆变器测量的两个值数字导出。第一个值是PN平衡逆变器环的频率。第二个值是富n和富p逆变器环之间的频率差。后数字处理分别导出NMOS id (Idn)和PMOS id (Idp)。监控电路采用65nm CMOS技术实现。分析了由实测频率计算的第一个id与直接测量参考的第二个id之间的不匹配误差。Idn和Idp的错配误差标准差分别为1.64%和1.09%。3西格玛的误差在5%以内,这是我们实际应用的目标公差。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
On-chip digital Idn and Idp measurement by 65 nm CMOS speed monitor circuit
An on-chip digital Ids measurement method is proposed in this report. In the proposed method, Ids is digitally derived from the two values measured by three ring oscillators with PN balanced, N-rich, and P-rich inverters. The first value is the frequency of the PN balanced inverter ring. The second value is the frequency difference between the N-rich and the P-rich inverter rings. The post-digital processing derives NMOS Ids (Idn) and PMOS Ids (Idp) separately. The monitor circuit was implemented by 65 nm CMOS technology. The mismatch error between the first Ids calculated from measured frequencies, and the second Ids directly measured for reference, was analyzed. The standard deviations of the mismatch error in Idn and Idp are 1.64% and 1.09%, respectively. The margin of 3sigma is within 5% which is our target tolerance for a practical application.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信