H.264/AVC图像预测去块滤波器动态可重构处理器设计

Yukihiko Hayakawa, A. Kanasugi
{"title":"H.264/AVC图像预测去块滤波器动态可重构处理器设计","authors":"Yukihiko Hayakawa, A. Kanasugi","doi":"10.1109/CSE.2010.24","DOIUrl":null,"url":null,"abstract":"H.264/AVC provides high video quality at substantially low bit rates. However, the computational complexity of H.264/AVC is very high. A high-speed general-purpose processor is necessary to process H.264/AVC. However, it is difficult to use such a processor for a portable device. Therefore, an application-specific processor is necessary. A dynamic reconfiguration can virtually expand the circuit area in a limited chip area. Therefore, this article proposes a dynamically reconfigurable processor for H.264/AVC image prediction. H.264/AVC contains inter-prediction processes and de-blocking filter. The inter-prediction processes and de-blocking filter are not used at the same time. The proposed processor was designed and synthesized, and dynamically reconfigures those circuits. As a result, look up tables (LUTs) were reduced 10%, flip-flops were about the same, and the maximum delay was increased 10%.","PeriodicalId":342688,"journal":{"name":"2010 13th IEEE International Conference on Computational Science and Engineering","volume":"3 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-12-11","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design of Dynamically Reconfigurable Processor for the H.264/AVC Image Prediction and De-blocking Filter\",\"authors\":\"Yukihiko Hayakawa, A. Kanasugi\",\"doi\":\"10.1109/CSE.2010.24\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"H.264/AVC provides high video quality at substantially low bit rates. However, the computational complexity of H.264/AVC is very high. A high-speed general-purpose processor is necessary to process H.264/AVC. However, it is difficult to use such a processor for a portable device. Therefore, an application-specific processor is necessary. A dynamic reconfiguration can virtually expand the circuit area in a limited chip area. Therefore, this article proposes a dynamically reconfigurable processor for H.264/AVC image prediction. H.264/AVC contains inter-prediction processes and de-blocking filter. The inter-prediction processes and de-blocking filter are not used at the same time. The proposed processor was designed and synthesized, and dynamically reconfigures those circuits. As a result, look up tables (LUTs) were reduced 10%, flip-flops were about the same, and the maximum delay was increased 10%.\",\"PeriodicalId\":342688,\"journal\":{\"name\":\"2010 13th IEEE International Conference on Computational Science and Engineering\",\"volume\":\"3 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-12-11\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 13th IEEE International Conference on Computational Science and Engineering\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CSE.2010.24\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 13th IEEE International Conference on Computational Science and Engineering","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CSE.2010.24","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

H.264/AVC以相当低的比特率提供高视频质量。然而,H.264/AVC的计算复杂度非常高。高速通用处理器是处理H.264/AVC的必要条件。然而,这种处理器很难用于便携式设备。因此,特定于应用程序的处理器是必要的。动态重构实际上可以在有限的芯片面积内扩大电路面积。为此,本文提出了一种用于H.264/AVC图像预测的动态可重构处理器。H.264/AVC包含预测间处理和去块滤波器。预估过程和去块滤波器不同时使用。所提出的处理器被设计和合成,并动态地重新配置这些电路。结果,查找表(lut)减少了10%,触发器也差不多,最大延迟增加了10%。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design of Dynamically Reconfigurable Processor for the H.264/AVC Image Prediction and De-blocking Filter
H.264/AVC provides high video quality at substantially low bit rates. However, the computational complexity of H.264/AVC is very high. A high-speed general-purpose processor is necessary to process H.264/AVC. However, it is difficult to use such a processor for a portable device. Therefore, an application-specific processor is necessary. A dynamic reconfiguration can virtually expand the circuit area in a limited chip area. Therefore, this article proposes a dynamically reconfigurable processor for H.264/AVC image prediction. H.264/AVC contains inter-prediction processes and de-blocking filter. The inter-prediction processes and de-blocking filter are not used at the same time. The proposed processor was designed and synthesized, and dynamically reconfigures those circuits. As a result, look up tables (LUTs) were reduced 10%, flip-flops were about the same, and the maximum delay was increased 10%.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信