一个4 ghz低功耗基于tdc的全数字锁相环,具有9.6mW和1.2ps的有效值抖动

Ja-yol Lee, Mi-Jeong Park, Seongdo Kim, Moo-Yang Park, Hyun-Kyu Yu
{"title":"一个4 ghz低功耗基于tdc的全数字锁相环,具有9.6mW和1.2ps的有效值抖动","authors":"Ja-yol Lee, Mi-Jeong Park, Seongdo Kim, Moo-Yang Park, Hyun-Kyu Yu","doi":"10.1109/IMWS2.2011.6027171","DOIUrl":null,"url":null,"abstract":"This paper presents a 4-GHz ADPLL with low-power TDC using two low-rate retimed reference clocks (pCKR, nCKR) to measure the fractional phase error between the reference clock edge and DCO clock edge. The application of the retimed reference clocks enables TDC to avoid metastability of its sampling register as well as alleviate large dynamic power of its delay inverter chain. A mode-decision block is also proposed to generate suitable control signals for accomplishing seamless movement of DCO operation mode. The proposed ADPLL achieves − 95 dBc/Hz in-band phase noise and 1.2ps rms jitter, consuming 9.6mW.","PeriodicalId":367154,"journal":{"name":"2011 IEEE MTT-S International Microwave Workshop Series on Intelligent Radio for Future Personal Terminals","volume":"134 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-09-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A 4-GHz low-power TDC-based all digital PLL having 9.6mW and 1.2ps rms jitter\",\"authors\":\"Ja-yol Lee, Mi-Jeong Park, Seongdo Kim, Moo-Yang Park, Hyun-Kyu Yu\",\"doi\":\"10.1109/IMWS2.2011.6027171\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a 4-GHz ADPLL with low-power TDC using two low-rate retimed reference clocks (pCKR, nCKR) to measure the fractional phase error between the reference clock edge and DCO clock edge. The application of the retimed reference clocks enables TDC to avoid metastability of its sampling register as well as alleviate large dynamic power of its delay inverter chain. A mode-decision block is also proposed to generate suitable control signals for accomplishing seamless movement of DCO operation mode. The proposed ADPLL achieves − 95 dBc/Hz in-band phase noise and 1.2ps rms jitter, consuming 9.6mW.\",\"PeriodicalId\":367154,\"journal\":{\"name\":\"2011 IEEE MTT-S International Microwave Workshop Series on Intelligent Radio for Future Personal Terminals\",\"volume\":\"134 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-09-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 IEEE MTT-S International Microwave Workshop Series on Intelligent Radio for Future Personal Terminals\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IMWS2.2011.6027171\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE MTT-S International Microwave Workshop Series on Intelligent Radio for Future Personal Terminals","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMWS2.2011.6027171","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本文提出了一种低功耗TDC的4ghz ADPLL,采用两个低速率重定时参考时钟(pCKR, nCKR)来测量参考时钟边缘和DCO时钟边缘之间的分数相位误差。重新定时参考时钟的应用使TDC既避免了其采样寄存器的亚稳态,又减轻了其延迟逆变器链的大动态功率。提出了一种模式决策模块,生成合适的控制信号,实现DCO运行模式的无缝移动。该ADPLL实现了−95 dBc/Hz的带内相位噪声和1.2ps的rms抖动,功耗为9.6mW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A 4-GHz low-power TDC-based all digital PLL having 9.6mW and 1.2ps rms jitter
This paper presents a 4-GHz ADPLL with low-power TDC using two low-rate retimed reference clocks (pCKR, nCKR) to measure the fractional phase error between the reference clock edge and DCO clock edge. The application of the retimed reference clocks enables TDC to avoid metastability of its sampling register as well as alleviate large dynamic power of its delay inverter chain. A mode-decision block is also proposed to generate suitable control signals for accomplishing seamless movement of DCO operation mode. The proposed ADPLL achieves − 95 dBc/Hz in-band phase noise and 1.2ps rms jitter, consuming 9.6mW.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信