利用CNFET的各种d触发器技术的低功耗设计:比较研究

N. Sharma, Shailza Kaundal
{"title":"利用CNFET的各种d触发器技术的低功耗设计:比较研究","authors":"N. Sharma, Shailza Kaundal","doi":"10.1109/ICADEE51157.2020.9368919","DOIUrl":null,"url":null,"abstract":"Technology advancement leads to device operation at sub-threshold level and must be scaled down to nanometer range. Eventually speed and power related issues arise in logic circuits. D-Flip-Flop (DFF) is heart of the memory storage system. The work in this paper shows the basic implementation of different design techniques of D Flip Flop using Carbon Nanotube Field Effect Transistor (CNFET) as low power element. It is analyzed and compared with existing conventional CMOS technology using HSPICE simulation tool at 32 nm technology node with 1.42nm CNT (Carbon Nanotube) diameter. The power delay product (PDP) simulation is carried out. DFF based on CMOS, C2MOS (Clocked CMOS), POWER PC (Phase clock), GDI MUX (Gate Diffusion Input Multiplexer), and TSPC (True single phase clocked) using CNFET has 76.74%, 71.16%, 35.28%, 62.62% and 60% less PDP compared to CMOS logic. It clearly depicts that the DFFs designed using CNFET have better performance.","PeriodicalId":202026,"journal":{"name":"2020 IEEE International Conference on Advances and Developments in Electrical and Electronics Engineering (ICADEE)","volume":"70 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-12-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Low Power Design of Various D-Flip-Flop Techniques using CNFET: A Comparative Study\",\"authors\":\"N. Sharma, Shailza Kaundal\",\"doi\":\"10.1109/ICADEE51157.2020.9368919\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Technology advancement leads to device operation at sub-threshold level and must be scaled down to nanometer range. Eventually speed and power related issues arise in logic circuits. D-Flip-Flop (DFF) is heart of the memory storage system. The work in this paper shows the basic implementation of different design techniques of D Flip Flop using Carbon Nanotube Field Effect Transistor (CNFET) as low power element. It is analyzed and compared with existing conventional CMOS technology using HSPICE simulation tool at 32 nm technology node with 1.42nm CNT (Carbon Nanotube) diameter. The power delay product (PDP) simulation is carried out. DFF based on CMOS, C2MOS (Clocked CMOS), POWER PC (Phase clock), GDI MUX (Gate Diffusion Input Multiplexer), and TSPC (True single phase clocked) using CNFET has 76.74%, 71.16%, 35.28%, 62.62% and 60% less PDP compared to CMOS logic. It clearly depicts that the DFFs designed using CNFET have better performance.\",\"PeriodicalId\":202026,\"journal\":{\"name\":\"2020 IEEE International Conference on Advances and Developments in Electrical and Electronics Engineering (ICADEE)\",\"volume\":\"70 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-12-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE International Conference on Advances and Developments in Electrical and Electronics Engineering (ICADEE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICADEE51157.2020.9368919\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE International Conference on Advances and Developments in Electrical and Electronics Engineering (ICADEE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICADEE51157.2020.9368919","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

技术进步导致器件运行在亚阈值水平,必须缩小到纳米范围。最终,速度和功率相关的问题出现在逻辑电路中。d -触发器(DFF)是内存存储系统的核心。本文展示了以碳纳米管场效应晶体管(CNFET)作为低功耗元件的D触发器不同设计技术的基本实现。利用HSPICE仿真工具在直径为1.42nm的碳纳米管(CNT)直径为32 nm的技术节点上对现有传统CMOS技术进行了分析和比较。进行了功率延迟积(PDP)仿真。基于CMOS、C2MOS(时钟CMOS)、POWER PC(相位时钟)、GDI MUX(门扩散输入多路复用器)和TSPC(真单相时钟)的DFF,使用CNFET的PDP比CMOS逻辑低76.74%、71.16%、35.28%、62.62%和60%。结果表明,采用CNFET设计的dff具有较好的性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Low Power Design of Various D-Flip-Flop Techniques using CNFET: A Comparative Study
Technology advancement leads to device operation at sub-threshold level and must be scaled down to nanometer range. Eventually speed and power related issues arise in logic circuits. D-Flip-Flop (DFF) is heart of the memory storage system. The work in this paper shows the basic implementation of different design techniques of D Flip Flop using Carbon Nanotube Field Effect Transistor (CNFET) as low power element. It is analyzed and compared with existing conventional CMOS technology using HSPICE simulation tool at 32 nm technology node with 1.42nm CNT (Carbon Nanotube) diameter. The power delay product (PDP) simulation is carried out. DFF based on CMOS, C2MOS (Clocked CMOS), POWER PC (Phase clock), GDI MUX (Gate Diffusion Input Multiplexer), and TSPC (True single phase clocked) using CNFET has 76.74%, 71.16%, 35.28%, 62.62% and 60% less PDP compared to CMOS logic. It clearly depicts that the DFFs designed using CNFET have better performance.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信