一种用于多米诺逻辑电路的低功耗双阈值电压缩放技术

I. S, A. P
{"title":"一种用于多米诺逻辑电路的低功耗双阈值电压缩放技术","authors":"I. S, A. P","doi":"10.1109/ICCCNT.2012.6395896","DOIUrl":null,"url":null,"abstract":"As domino logic design offers smaller area and higher speed than complementary CMOS design, it has been very commonly used for high-performance processors; however, the average power consumption of the domino circuits is larger than that of the static circuit. This power dissipation problem needs to be solved for the domino circuits. The power consumption of conventional CMOS circuits is composed of dynamic and static parts. The static (leakage) power of domino logic increases exponentially with the scaling of the threshold voltage (Vt) and gate oxide thickness (tox), the dual threshold voltage technique (DTV) is one of most popular techniques to suppress leakage power. Dynamic power of the circuit is greatly reduced by Voltage Scaling (VS) technique. By merging the above techniques a new technique called Dual Threshold Voltage - Voltage Scaling (DTVS) technique which further reduces total power consumption of domino circuits. To verify the above technique, the basic gates and adder circuit has been implemented with DTVS, with DTV alone and without any technique. The power consumption was analyzed by implementing the circuit in UMC 90nm CMOS technology. The 67% of power reduction is possible with DTVS technique. Mentor Graphics ELDO and EZ-wave are used for simulations.","PeriodicalId":364589,"journal":{"name":"2012 Third International Conference on Computing, Communication and Networking Technologies (ICCCNT'12)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2012-07-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"11","resultStr":"{\"title\":\"A low-power dual threshold voltage-voltage scaling technique for domino logic circuits\",\"authors\":\"I. S, A. P\",\"doi\":\"10.1109/ICCCNT.2012.6395896\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"As domino logic design offers smaller area and higher speed than complementary CMOS design, it has been very commonly used for high-performance processors; however, the average power consumption of the domino circuits is larger than that of the static circuit. This power dissipation problem needs to be solved for the domino circuits. The power consumption of conventional CMOS circuits is composed of dynamic and static parts. The static (leakage) power of domino logic increases exponentially with the scaling of the threshold voltage (Vt) and gate oxide thickness (tox), the dual threshold voltage technique (DTV) is one of most popular techniques to suppress leakage power. Dynamic power of the circuit is greatly reduced by Voltage Scaling (VS) technique. By merging the above techniques a new technique called Dual Threshold Voltage - Voltage Scaling (DTVS) technique which further reduces total power consumption of domino circuits. To verify the above technique, the basic gates and adder circuit has been implemented with DTVS, with DTV alone and without any technique. The power consumption was analyzed by implementing the circuit in UMC 90nm CMOS technology. The 67% of power reduction is possible with DTVS technique. Mentor Graphics ELDO and EZ-wave are used for simulations.\",\"PeriodicalId\":364589,\"journal\":{\"name\":\"2012 Third International Conference on Computing, Communication and Networking Technologies (ICCCNT'12)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-07-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"11\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 Third International Conference on Computing, Communication and Networking Technologies (ICCCNT'12)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCCNT.2012.6395896\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 Third International Conference on Computing, Communication and Networking Technologies (ICCCNT'12)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCCNT.2012.6395896","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 11

摘要

由于多米诺逻辑设计比互补的CMOS设计提供更小的面积和更高的速度,它已经非常普遍地用于高性能处理器;然而,多米诺骨牌电路的平均功耗比静态电路大。这种功耗问题需要解决的多米诺电路。传统CMOS电路的功耗由动态和静态两部分组成。随着阈值电压(Vt)和栅极氧化层厚度(tox)的增大,多米诺逻辑的静态(泄漏)功率呈指数级增长,双阈值电压技术(DTV)是目前常用的抑制泄漏功率的技术之一。电压缩放技术大大降低了电路的动态功率。通过合并上述技术,一种称为双阈值电压-电压缩放(DTVS)的新技术进一步降低了多米诺电路的总功耗。为了验证上述技术,在数字电视上实现了基本门和加法器电路,单独使用数字电视,不使用任何技术。通过在UMC 90nm CMOS工艺上实现该电路,分析了电路的功耗。使用dtv技术可以降低67%的功耗。使用Mentor Graphics ELDO和EZ-wave进行模拟。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A low-power dual threshold voltage-voltage scaling technique for domino logic circuits
As domino logic design offers smaller area and higher speed than complementary CMOS design, it has been very commonly used for high-performance processors; however, the average power consumption of the domino circuits is larger than that of the static circuit. This power dissipation problem needs to be solved for the domino circuits. The power consumption of conventional CMOS circuits is composed of dynamic and static parts. The static (leakage) power of domino logic increases exponentially with the scaling of the threshold voltage (Vt) and gate oxide thickness (tox), the dual threshold voltage technique (DTV) is one of most popular techniques to suppress leakage power. Dynamic power of the circuit is greatly reduced by Voltage Scaling (VS) technique. By merging the above techniques a new technique called Dual Threshold Voltage - Voltage Scaling (DTVS) technique which further reduces total power consumption of domino circuits. To verify the above technique, the basic gates and adder circuit has been implemented with DTVS, with DTV alone and without any technique. The power consumption was analyzed by implementing the circuit in UMC 90nm CMOS technology. The 67% of power reduction is possible with DTVS technique. Mentor Graphics ELDO and EZ-wave are used for simulations.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信