低功耗,高速应用的4位异步二进制搜索ADC

Sagar Mukherjee, Dipankar Saha, P. Mostafa, S. Chatterjee, C. Sarkar
{"title":"低功耗,高速应用的4位异步二进制搜索ADC","authors":"Sagar Mukherjee, Dipankar Saha, P. Mostafa, S. Chatterjee, C. Sarkar","doi":"10.1109/ISED.2012.18","DOIUrl":null,"url":null,"abstract":"In this paper the implementation of a low power high speed 4-bit Binary Search ADC (BS-ADC) is reported using 180 nm CMOS technology. The concept of Threshold Modified Comparator Circuit (TMCC) is introduced as a modification of the latch-based conventional comparators. The reported structure of the ADC occupies an active area of 0.0157 mm2 and consumes 127 μW of average power while operating with an input frequency (fin) of 5 MHZ, and a supply voltage of 1.8Volt. For this proposed architecture, the maximum sampling rate is obtained as 0.2 GSPS. At 0.2 GSPS sampling rate, the Signal to Noise plus Distortion Ratio (SNDR) is found to be 20.84 dB, yielding the Effective Number of Bits (ENOB) as 3.2 bit.","PeriodicalId":276803,"journal":{"name":"2012 International Symposium on Electronic System Design (ISED)","volume":"10 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-12-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"A 4-bit Asynchronous Binary Search ADC for Low Power, High Speed Applications\",\"authors\":\"Sagar Mukherjee, Dipankar Saha, P. Mostafa, S. Chatterjee, C. Sarkar\",\"doi\":\"10.1109/ISED.2012.18\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper the implementation of a low power high speed 4-bit Binary Search ADC (BS-ADC) is reported using 180 nm CMOS technology. The concept of Threshold Modified Comparator Circuit (TMCC) is introduced as a modification of the latch-based conventional comparators. The reported structure of the ADC occupies an active area of 0.0157 mm2 and consumes 127 μW of average power while operating with an input frequency (fin) of 5 MHZ, and a supply voltage of 1.8Volt. For this proposed architecture, the maximum sampling rate is obtained as 0.2 GSPS. At 0.2 GSPS sampling rate, the Signal to Noise plus Distortion Ratio (SNDR) is found to be 20.84 dB, yielding the Effective Number of Bits (ENOB) as 3.2 bit.\",\"PeriodicalId\":276803,\"journal\":{\"name\":\"2012 International Symposium on Electronic System Design (ISED)\",\"volume\":\"10 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-12-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 International Symposium on Electronic System Design (ISED)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISED.2012.18\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 International Symposium on Electronic System Design (ISED)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISED.2012.18","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10

摘要

本文报道了一种采用180nm CMOS技术实现的低功耗高速4位二进制搜索ADC (BS-ADC)。引入阈值修正比较器电路(TMCC)的概念,作为基于锁存器的传统比较器的改进。在输入频率为5 MHZ,电源电压为1.8伏的情况下,ADC的有效面积为0.0157 mm2,平均功耗为127 μW。该结构的最大采样率为0.2 GSPS。在0.2 GSPS采样率下,信噪加失真比(SNDR)为20.84 dB,产生的有效比特数(ENOB)为3.2位。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A 4-bit Asynchronous Binary Search ADC for Low Power, High Speed Applications
In this paper the implementation of a low power high speed 4-bit Binary Search ADC (BS-ADC) is reported using 180 nm CMOS technology. The concept of Threshold Modified Comparator Circuit (TMCC) is introduced as a modification of the latch-based conventional comparators. The reported structure of the ADC occupies an active area of 0.0157 mm2 and consumes 127 μW of average power while operating with an input frequency (fin) of 5 MHZ, and a supply voltage of 1.8Volt. For this proposed architecture, the maximum sampling rate is obtained as 0.2 GSPS. At 0.2 GSPS sampling rate, the Signal to Noise plus Distortion Ratio (SNDR) is found to be 20.84 dB, yielding the Effective Number of Bits (ENOB) as 3.2 bit.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信