{"title":"基于损耗的n通道IGZO薄膜晶体管数字和模拟电路","authors":"G. Carvalho, M. Pereira, A. Kiazadeh, V. Tavares","doi":"10.1109/ISCAS46773.2023.10181633","DOIUrl":null,"url":null,"abstract":"In this work, both analogue and digital depletion-mode single channel transistor circuits are presented and are simulated using an n-channel IGZO technology with $\\boldsymbol{V}_{\\boldsymbol{TH}}= -\\mathrm{0}.\\mathbf{87}\\mathbf{V}$. A logic family is introduced, suppressing the need for an additional voltage level and level restoring circuitry. Furthermore, in the analogue domain, a depletion current mirror topology is presented with demonstrated small current error. Finally, the current mirror is used in the design of an OpAmp, achieving a simulated open-loop gain of 45 dB, CMRR of 58 dB, unity-gain frequency of 444 kHz and a phase margin of 71 degrees.","PeriodicalId":177320,"journal":{"name":"2023 IEEE International Symposium on Circuits and Systems (ISCAS)","volume":"52 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-05-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Depletion Based Digital and Analogue Circuits with n-Channel IGZO Thin Film Transistors\",\"authors\":\"G. Carvalho, M. Pereira, A. Kiazadeh, V. Tavares\",\"doi\":\"10.1109/ISCAS46773.2023.10181633\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this work, both analogue and digital depletion-mode single channel transistor circuits are presented and are simulated using an n-channel IGZO technology with $\\\\boldsymbol{V}_{\\\\boldsymbol{TH}}= -\\\\mathrm{0}.\\\\mathbf{87}\\\\mathbf{V}$. A logic family is introduced, suppressing the need for an additional voltage level and level restoring circuitry. Furthermore, in the analogue domain, a depletion current mirror topology is presented with demonstrated small current error. Finally, the current mirror is used in the design of an OpAmp, achieving a simulated open-loop gain of 45 dB, CMRR of 58 dB, unity-gain frequency of 444 kHz and a phase margin of 71 degrees.\",\"PeriodicalId\":177320,\"journal\":{\"name\":\"2023 IEEE International Symposium on Circuits and Systems (ISCAS)\",\"volume\":\"52 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-05-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 IEEE International Symposium on Circuits and Systems (ISCAS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISCAS46773.2023.10181633\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 IEEE International Symposium on Circuits and Systems (ISCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISCAS46773.2023.10181633","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Depletion Based Digital and Analogue Circuits with n-Channel IGZO Thin Film Transistors
In this work, both analogue and digital depletion-mode single channel transistor circuits are presented and are simulated using an n-channel IGZO technology with $\boldsymbol{V}_{\boldsymbol{TH}}= -\mathrm{0}.\mathbf{87}\mathbf{V}$. A logic family is introduced, suppressing the need for an additional voltage level and level restoring circuitry. Furthermore, in the analogue domain, a depletion current mirror topology is presented with demonstrated small current error. Finally, the current mirror is used in the design of an OpAmp, achieving a simulated open-loop gain of 45 dB, CMRR of 58 dB, unity-gain frequency of 444 kHz and a phase margin of 71 degrees.