通过在可配置系统中重新配置嵌入容错

K. Elshafey
{"title":"通过在可配置系统中重新配置嵌入容错","authors":"K. Elshafey","doi":"10.1109/ICM.2003.237968","DOIUrl":null,"url":null,"abstract":"This paper presents a new approach to on-line fault tolerance via reconfiguration for the systems mapped onto field programmable gate arrays (FPGAs). The fault detection, based on self-checking technique, is introduced at application level, therefore our approach can detect the faults in the FPGAs concurrently with the normal system work. A grid of tiles is projected on the FPGA structure and a certain number of spare configurable logic blocks (CLBs) is reserved inside every tile. Unlike fixed structure fault-tolerance techniques for ASICs and microprocessors. this approach allows a single physical component to provide redundant backup for several types of components. The reliability gain of the proposed solution was evaluated using basic reliability parameter, whose values were computed for different alternatives of the solution.","PeriodicalId":180690,"journal":{"name":"Proceedings of the 12th IEEE International Conference on Fuzzy Systems (Cat. No.03CH37442)","volume":"46 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Embedding fault tolerance via reconfiguration in configurable systems\",\"authors\":\"K. Elshafey\",\"doi\":\"10.1109/ICM.2003.237968\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a new approach to on-line fault tolerance via reconfiguration for the systems mapped onto field programmable gate arrays (FPGAs). The fault detection, based on self-checking technique, is introduced at application level, therefore our approach can detect the faults in the FPGAs concurrently with the normal system work. A grid of tiles is projected on the FPGA structure and a certain number of spare configurable logic blocks (CLBs) is reserved inside every tile. Unlike fixed structure fault-tolerance techniques for ASICs and microprocessors. this approach allows a single physical component to provide redundant backup for several types of components. The reliability gain of the proposed solution was evaluated using basic reliability parameter, whose values were computed for different alternatives of the solution.\",\"PeriodicalId\":180690,\"journal\":{\"name\":\"Proceedings of the 12th IEEE International Conference on Fuzzy Systems (Cat. No.03CH37442)\",\"volume\":\"46 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 12th IEEE International Conference on Fuzzy Systems (Cat. No.03CH37442)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICM.2003.237968\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 12th IEEE International Conference on Fuzzy Systems (Cat. No.03CH37442)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICM.2003.237968","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

本文提出了一种通过重构现场可编程门阵列(fpga)系统来实现在线容错的新方法。在应用层面引入了基于自检技术的故障检测,使我们的方法能够在系统正常工作的同时检测出fpga中的故障。在FPGA结构上投影一个网格,每个网格内保留一定数量的备用可配置逻辑块(clb)。与asic和微处理器的固定结构容错技术不同。这种方法允许单个物理组件为多种类型的组件提供冗余备份。利用基本可靠度参数对方案的可靠性增益进行了评估,并计算了不同方案的基本可靠度参数值。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Embedding fault tolerance via reconfiguration in configurable systems
This paper presents a new approach to on-line fault tolerance via reconfiguration for the systems mapped onto field programmable gate arrays (FPGAs). The fault detection, based on self-checking technique, is introduced at application level, therefore our approach can detect the faults in the FPGAs concurrently with the normal system work. A grid of tiles is projected on the FPGA structure and a certain number of spare configurable logic blocks (CLBs) is reserved inside every tile. Unlike fixed structure fault-tolerance techniques for ASICs and microprocessors. this approach allows a single physical component to provide redundant backup for several types of components. The reliability gain of the proposed solution was evaluated using basic reliability parameter, whose values were computed for different alternatives of the solution.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信