Tzuen-Hsi Huang, Sih-Han Li, P. Tsai, Chin-Chih Liu
{"title":"可重构的CMOS / 3/ 5注入锁定分频器,用于双模24/40 GHz锁相环应用","authors":"Tzuen-Hsi Huang, Sih-Han Li, P. Tsai, Chin-Chih Liu","doi":"10.1109/RFIT.2012.6401616","DOIUrl":null,"url":null,"abstract":"This paper presents a dual-mode injection-locked frequency divider (ILFD) which can operate at 24 or 40 GHz. By a switchable band pass filter (BPF) design, the second harmonic of output frequency appeared at the common node of the differential injection pair can be either peaked or suppressed. At the same time, the fourth harmonic can be suppressed or peaked in contrary. The input injection signal can mix with the correspondingly peaked harmonic to achieve the division-by-3 or division-by-5 function. With an injection power level of +4 dBm, the locking ranges of 3.2 GHz (for division-by-3) and 880 MHz (for division-by-5) are achieved as the tuning voltage Vtune is fixed at 1.8 V. The total operation ranges for the division-by-3 and division-by-5 modes are from 22.5 to 27.0 GHz and from 38.23 to 41.55 GHz, respectively, as Vtune increases from 0 to 1.8 V. The divider core consumes 17.02 mW at 1 V supply voltage and the output buffers totally consume 3.0 mW at 1.8 V.","PeriodicalId":187550,"journal":{"name":"2012 IEEE International Symposium on Radio-Frequency Integration Technology (RFIT)","volume":"57 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Reconfigurable CMOS divide-by-3/-5 injection-locked frequency divider for dual-mode 24/40 GHz PLL application\",\"authors\":\"Tzuen-Hsi Huang, Sih-Han Li, P. Tsai, Chin-Chih Liu\",\"doi\":\"10.1109/RFIT.2012.6401616\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a dual-mode injection-locked frequency divider (ILFD) which can operate at 24 or 40 GHz. By a switchable band pass filter (BPF) design, the second harmonic of output frequency appeared at the common node of the differential injection pair can be either peaked or suppressed. At the same time, the fourth harmonic can be suppressed or peaked in contrary. The input injection signal can mix with the correspondingly peaked harmonic to achieve the division-by-3 or division-by-5 function. With an injection power level of +4 dBm, the locking ranges of 3.2 GHz (for division-by-3) and 880 MHz (for division-by-5) are achieved as the tuning voltage Vtune is fixed at 1.8 V. The total operation ranges for the division-by-3 and division-by-5 modes are from 22.5 to 27.0 GHz and from 38.23 to 41.55 GHz, respectively, as Vtune increases from 0 to 1.8 V. The divider core consumes 17.02 mW at 1 V supply voltage and the output buffers totally consume 3.0 mW at 1.8 V.\",\"PeriodicalId\":187550,\"journal\":{\"name\":\"2012 IEEE International Symposium on Radio-Frequency Integration Technology (RFIT)\",\"volume\":\"57 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE International Symposium on Radio-Frequency Integration Technology (RFIT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RFIT.2012.6401616\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE International Symposium on Radio-Frequency Integration Technology (RFIT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RFIT.2012.6401616","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Reconfigurable CMOS divide-by-3/-5 injection-locked frequency divider for dual-mode 24/40 GHz PLL application
This paper presents a dual-mode injection-locked frequency divider (ILFD) which can operate at 24 or 40 GHz. By a switchable band pass filter (BPF) design, the second harmonic of output frequency appeared at the common node of the differential injection pair can be either peaked or suppressed. At the same time, the fourth harmonic can be suppressed or peaked in contrary. The input injection signal can mix with the correspondingly peaked harmonic to achieve the division-by-3 or division-by-5 function. With an injection power level of +4 dBm, the locking ranges of 3.2 GHz (for division-by-3) and 880 MHz (for division-by-5) are achieved as the tuning voltage Vtune is fixed at 1.8 V. The total operation ranges for the division-by-3 and division-by-5 modes are from 22.5 to 27.0 GHz and from 38.23 to 41.55 GHz, respectively, as Vtune increases from 0 to 1.8 V. The divider core consumes 17.02 mW at 1 V supply voltage and the output buffers totally consume 3.0 mW at 1.8 V.