带有侧壁间隔的低温外延硅发射极双极晶体管性能的二维定量研究

M. Ghannam, R. Mertens, R. van Overstraeten
{"title":"带有侧壁间隔的低温外延硅发射极双极晶体管性能的二维定量研究","authors":"M. Ghannam, R. Mertens, R. van Overstraeten","doi":"10.1109/BIPOL.1988.51055","DOIUrl":null,"url":null,"abstract":"Detailed two dimensional simulations were carried out on side-wall spacer self-aligned (1) polysilicon emitter bipolar transistor and (2) low-temperature epitaxial emitter bipolar transistor. It is shown that the lateral extrinsic-base-to-intrinsic-base encroachment is improved in the epitaxial emitter transistor resulting in reduced peripheral punchthrough currents. Also, the maximum surface electric field is strongly reduced in the epitaxial emitter structure resulting in smaller tunneling currents. Finally, the calculated transient delays is shorter for the epitaxial transistor than for the polysilicon emitter transistor.<<ETX>>","PeriodicalId":302949,"journal":{"name":"Proceedings of the 1988 Bipolar Circuits and Technology Meeting,","volume":"17 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1988-09-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Two dimensional quantitative study of the performance of low temperature epitaxial silicon emitter bipolar transistors with side-wall spacer\",\"authors\":\"M. Ghannam, R. Mertens, R. van Overstraeten\",\"doi\":\"10.1109/BIPOL.1988.51055\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Detailed two dimensional simulations were carried out on side-wall spacer self-aligned (1) polysilicon emitter bipolar transistor and (2) low-temperature epitaxial emitter bipolar transistor. It is shown that the lateral extrinsic-base-to-intrinsic-base encroachment is improved in the epitaxial emitter transistor resulting in reduced peripheral punchthrough currents. Also, the maximum surface electric field is strongly reduced in the epitaxial emitter structure resulting in smaller tunneling currents. Finally, the calculated transient delays is shorter for the epitaxial transistor than for the polysilicon emitter transistor.<<ETX>>\",\"PeriodicalId\":302949,\"journal\":{\"name\":\"Proceedings of the 1988 Bipolar Circuits and Technology Meeting,\",\"volume\":\"17 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1988-09-12\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 1988 Bipolar Circuits and Technology Meeting,\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/BIPOL.1988.51055\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 1988 Bipolar Circuits and Technology Meeting,","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/BIPOL.1988.51055","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

对侧壁间隔自对准(1)多晶硅发射极双极晶体管和(2)低温外延发射极双极晶体管进行了详细的二维仿真。结果表明,外延发射极晶体管的外延基和本征基间的横向侵蚀得到了改善,从而降低了外延发射极晶体管的外围穿通电流。此外,在外延发射极结构中,最大表面电场被大大降低,从而导致更小的隧道电流。最后,计算出的外延晶体管的瞬态延迟比多晶硅发射极晶体管短。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Two dimensional quantitative study of the performance of low temperature epitaxial silicon emitter bipolar transistors with side-wall spacer
Detailed two dimensional simulations were carried out on side-wall spacer self-aligned (1) polysilicon emitter bipolar transistor and (2) low-temperature epitaxial emitter bipolar transistor. It is shown that the lateral extrinsic-base-to-intrinsic-base encroachment is improved in the epitaxial emitter transistor resulting in reduced peripheral punchthrough currents. Also, the maximum surface electric field is strongly reduced in the epitaxial emitter structure resulting in smaller tunneling currents. Finally, the calculated transient delays is shorter for the epitaxial transistor than for the polysilicon emitter transistor.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信